

**Delft University of Technology** 

# Front and rear contact Si solar cells combining high and low thermal budget Si passivating contacts

Limodio, G.; Yang, G.; Ge, H.; Procel, P.; de Groot, Y.; Mazzarella, L.; Isabella, O.; Zeman, M.

DOI 10.1016/j.solmat.2019.01.039

**Publication date** 2019 **Document Version** Final published version

Published in Solar Energy Materials and Solar Cells

## Citation (APA)

Limodio, G., Yang, G., Ge, H., Procel, P., de Groot, Y., Mazzarella, L., Isabella, O., & Zeman, M. (2019). Front and rear contact Si solar cells combining high and low thermal budget Si passivating contacts. *Solar* Energy Materials and Solar Cells, 194, 28-35. https://doi.org/10.1016/j.solmat.2019.01.039

### Important note

To cite this publication, please use the final published version (if applicable). Please check the document version above.

Copyright Other than for strictly personal use, it is not permitted to download, forward or distribute the text or part of it, without the consent of the author(s) and/or copyright holder(s), unless the work is under an open content license such as Creative Commons.

#### Takedown policy

Please contact us and provide details if you believe this document breaches copyrights. We will remove access to the work immediately and investigate your claim.

Contents lists available at ScienceDirect



# Solar Energy Materials and Solar Cells

Solar Energy Materials and Solar Cells

# Front and rear contact Si solar cells combining high and low thermal budget Si passivating contacts



G. Limodio\*, G. Yang, H. Ge, P. Procel, Y. De Groot, L. Mazzarella, O. Isabella, M. Zeman

Delft University of Technology, Photovoltaic Material and Devices Group, P. O. Box 5031, 2600 GA Delft, The Netherlands

#### ARTICLE INFO

# ABSTRACT

Keywords: Poly-silicon passivating contacts Amorphous silicon Ion-implantation Silicon solar cells In this work we develop a rear emitter silicon solar cell integrating carrier-selective passivating contacts (CSPCs) with different thermal budget in the same device. The solar cell consists of a B-doped poly-Si/SiO<sub>x</sub> hole collector and an i/n hydrogenated amorphous silicon (a-Si:H) stack acting as electron collector placed on the planar rear and textured front side, respectively. We investigate the passivation properties of both CSPCs on symmetric structures by optimizing the interdependency among annealing temperature, time and environment. The optimized B-doped poly-Si/SiO<sub>x</sub> reaches a saturation current density of ~10 fA/cm<sup>2</sup> on n-type wafers and an implied open circuit voltage (iV<sub>OC</sub>) of 716 mV. Furthermore, the i/n a-Si:H stack shows an effective carrier lifetime above 4 ms and iV<sub>OC</sub> of ~705 mV for cell-relevant layers thickness. After a post-deposition annealing in H<sub>2</sub>, lifetime is above 10 ms and iV<sub>OC</sub> = 708 mV. Finally, we optimize the optoelectronic properties of indium-based transparent conductive oxide (Indium Tin Oxide ITO and hydrogenated indium oxide IO:H) to reduce parasitic absorption with a gain in short circuit current density of 0.23 mA/cm<sup>2</sup>. In conclusion, the optimized layer stacks are implemented at device level obtaining a device with V<sub>OC</sub> = 704 mV, fill factor of 73.8%, a short circuit current of 39.7 mA/cm<sup>2</sup> and 21.0% aperture-area conversion efficiency.

#### 1. Introduction

In homojunction crystalline silicon (c-Si) solar cells, the high surface recombination velocity at the Si/metal interface prevents devices from achieving high conversion efficiencies ( $\eta$ ) owing to consistent opencircuit voltage ( $V_{OC}$ ) losses [1]. A possible solution to reduce contact recombination is to restrict metal contact area at the rear side, employing the so-called passivated emitter rear contact (PERC) approach [2]. Since metal contact fraction is strongly limited, this leads to higher series resistance. The optimization requires a trade-off between recombination losses (detectable in Voc) and fill factor (FF) [3,4]. Moreover, fabrication process requires an additional patterning step that increases the manufacturing costs. The use of carrier-selective passivating contacts (CSPCs) has been proposed to cope with Voc limitation [5]. It consists in inserting a material that can concurrently act as passivation and contact layer to separate the metal contact from c-Si absorber to overcome the V<sub>OC</sub> losses. In silicon heterojunction (SHJ) solar cells [6], the growth of intrinsic and doped hydrogenated amorphous silicon (a-Si:H) stacks on both c-Si wafer surfaces enables extremely high  $V_{OCs}$  up to 750 mV [7]. With this device concept, Kaneka has reported conversion efficiency ( $\eta$ ) above 25% for a front and backcontacted (FBC) scheme [8] and recently  $\eta = 26.7\%$  in interdigitated

back-contacted (IBC) devices [9]. Besides the advantages of using a-Si:H passivation contacts [10-12] and their limited thickness, intrinsic and doped a-Si:H layers placed on the front side of a SHJ cell suffer from high parasitic absorption losses due to high defect density within the material and high absorption coefficient owing to the quasi-direct bandgap of a-Si:H [13]. Therefore, part of the photo generated carriers is parasitically absorbed without contributing to the carrier collection [14]. Additional source of current loss comes from the use of transparent conductive oxide (TCO) layer, such as indium tin oxide (In<sub>2</sub>O<sub>3</sub>:Sn, ITO), to solve lateral conductivity issues of a-Si:H. To improve the near-infrared transparency, hydrogenated indium oxide (IO:H) has been developed with much reduced optical parasitic losses [15]. The higher contact resistance at the IO:H/metal interface is mitigated by inserting a thin ITO buffer layer as suggested by Barraud et al. [16]. In total, more than 2 mA/cm<sup>2</sup> in photocurrent density is estimated to be lost in the front layer stack of a typical SHJ solar cell. Furthermore, SHJ fabrication process is temperature-limited. In fact, passivation properties of a-Si:H layers strongly degrade for T > 250 °C [13], therefore dedicated back-end processes, such as TCO depositions and metallization need to be carefully developed.

A very promising contact scheme, originally proposed by Yablonovitch et al. [17], consists of an ultra-thin silicon oxide layer

\* Corresponding author.

E-mail address: g.limodio@tudelft.nl (G. Limodio).

https://doi.org/10.1016/j.solmat.2019.01.039

Received 31 August 2018; Received in revised form 17 January 2019; Accepted 29 January 2019 Available online 08 February 2019

0927-0248/ © 2020 The Authors. Published by Elsevier B.V. This is an open access article under the CC BY-NC-ND license (http://creativecommons.org/licenses/BY-NC-ND/4.0/).

 $(SiO_2 < 2 \text{ nm})$  [18] coated with doped poly-Si layer grown by either low pressure- or plasma-enhanced chemical vapour deposition (LP/PE-CVD) methods [19,20]. This passivation scheme involves fabrication processes in the range of 900 °C; therefore, it is compatible with standard solar cell manufacturing. The presence of an ultra-thin SiO<sub>2</sub> layer reduces the defect density at c-Si surface providing simultaneously surface passivation, and a tunnel barrier that allows only majority carriers to be collected at poly-Si contact [21,22]. Possible mechanisms of transport from crystalline silicon into poly-Si across SiO<sub>2</sub> are based on tunnelling [23,24], mediated by pin-holes [25] or both. After annealing and hydrogenation steps, recombination current densities  $(J_0)$ below 1 fA/cm<sup>2</sup> and  $\sim$ 10 fA/cm<sup>2</sup> for n-type and p-type poly-Si/SiO<sub>2</sub> junctions, respectively [26]. A conversion efficiency of 25.8% has been recently achieved applying this selective layer at the backside of the solar cell, while keeping a classic homojunction contact at the front side [27]. A wide range of device architectures has been exploited, such as IBC [28-30], semi-industrial bi-facial Passivated Emitter Rear Polysilicon (PERPoly) [31] and FBC solar cells. Furthermore, poly-Si can be alloyed with oxygen or carbon during the deposition process to enhance material stability and render these contacting materials more transparent owing to a larger band gap. They have been applied in FBC devices either in a selective front surface field (FSF) [32] or at the planar back side of FBC devices in combination with a-Si:H-based CSPCs coating the textured front side [33], a so-called hybrid device. The simplest architecture combines SiO<sub>2</sub>/poly-Si on both sides of the wafer in a front/rear contacted solar cell as done by Feldmann et. al. [34] and Luxembourg et. al. [35]. Nonetheless, high absorption coefficient of the relatively thick ( $\sim$  20 nm) front poly-Si limits short-circuit current density (JSC) of the solar cells. Therefore, it is necessary to mitigate these parasitic absorption losses while still employing excellent passivation quality and keeping the manufacturing process as simple as possible. In this work, we present an optimization study of CSPCs with different thermal budgets for solar cells with a rear emitter configuration consisting in poly-Si/SiO<sub>2</sub> hole-selective contact and an i/ n a-Si:H stack acting as electron-selective contact at the front side. The hole collector has been located at the rear side to maximize collection of holes and to ensure more flexibility with the front structure [32,36]. We investigate the passivation properties of both CSPCs on symmetric structures by optimizing the interdependency among annealing temperature, time and environment. Post-deposition annealing and layers stability are investigated to further improve the passivation quality at the c-Si/a-Si interface. Furthermore, we present a comparison between ITO and IO:H/ITO bilayer to improve the opto-electrical performance on the illuminated side of the device. Finally, the optimized layers are combined and embedded in silicon solar cells with aperture-area efficiency up to 21%.

#### 2. Experimental details

For preparing symmetric samples and solar cells we used 4 in. ntype float zone (FZ) silicon wafers (c-Si) with polished < 100 > oriented surfaces, a resistivity of 2.5 Ω·cm and initial thickness of 280 µm. Before processing, the c-Si substrates were cleaned in a nitric acid (99% HNO<sub>3</sub>) bath for 10 min at 20 °C, followed by a dip in 69.5% HNO<sub>3</sub> at 110 °C to remove, respectively, organic residuals and metallic contaminations. Some samples were chemically textured in a solution containing TMAH, AlkaText<sup>®</sup> surfactant and H<sub>2</sub>O to obtain random pyramids on both sides of the wafer and < 111 > oriented facets. Afterwards, they were cleaned with nitric acid oxidation cycle (NAOC) procedure [10]. To obtain 1-side-textured substrates we used 100-nm thick SiN<sub>x</sub> layer to protect the polished side during the etching. Prior Si layer deposition, the wafers were dipped in 0.55% HF for 4 min and then rinsed in DI water for 5 min to remove the thin native oxide layer. Three dedicated symmetric samples for carrier lifetime investigation were fabricated as depicted in Fig. 1.

Samples (a) consist of an i/n a-Si:H (4.5 / 6 nm) stack deposited on

both sides by plasma enhanced chemical vapour deposition (PECVD). A gas mixture of SiH<sub>4</sub> diluted in H<sub>2</sub> and PH<sub>3</sub> gas was used to obtain ndoped films. Some of these test samples were completed with 75-nm thick TCO layers on both sides (ITO or IO:H/ITO) deposited by RF sputtering with Ar as carrier gas during deposition (sample (b) in Fig. 1). The ITO was sputtered at 110 °C and it consisted of a thin buffer laver deposited at low power (20 W) and of a bulk layer deposited at high power (200 W). The aim of this approach is to protect the a-Si:H layer stack by potential sputter damage [37]. The IO:H film was instead deposited at room temperature in amorphous phase. A thin buffer layer is deposited also at low power (20 W) to minimize sputtering damage. Afterwards, samples (a) and (b) were annealed to further improve passivation [38] and to recover from sputtering-induced damage in air atmosphere or in 200 sccm H<sub>2</sub> flow at 180 °C for 30 min. In the case of IO:H sample, the annealing was performed also to crystallize the layer [15]. To fabricate samples (c), a wet-chemical  $SiO_2$  layer is grown on the c-Si surface according to the NAOS procedure described in [39] with a nominal thickness of 1.5 nm. Subsequently, a 250-nm thick a-Si layer is deposited via LPCVD at 580 °C with SiH4 flow of 45 sccm and pressure of 150 mTorr. The samples (c) were then p<sup>+</sup>-doped via ex-situ B-implantation by a Varian EHP500 implanter (BF3 source, dose of  $5\cdot10^{15}$  ions/cm<sup>2</sup> and energy of 5 keV). Afterwards, these samples were annealed at 950 °C for 5 min to crystallize the a-Si film and simultaneously activate and diffuse the dopants atoms within poly-Si layer. Finally, annealing in forming gas (FG, 10% H<sub>2</sub> in N<sub>2</sub>) at 400 °C for 2 h was performed. Quasi-steady-state photoconductance (QSSPC) lifetime measurements [40] were performed using a Sinton Instruments WCT-120 on the symmetric test samples after each abovementioned fabrication steps. Effective lifetime ( $\tau_{eff}$ ), implied open-circuit voltage (iV<sub>OC</sub>) and J<sub>0</sub> were extracted from the measured curves. Furthermore, B-implanted samples (In Fig. 1(c)) were characterized via electro-capacitance voltage (ECV) to measure active doping concentration profile in the structure. ITO and IO:H/ITO stack were deposited on glass substrates with a nominal thickness of 129 nm and 117 nm / 12 nm, respectively (Fig. 1(d) and (e)) to reproduce the typical, single-layer antireflection coating, 75-nm thick layer on textured Si, considering area factor [41]. The optical characterization was carried out using a Lambda Parker spectrophotometer and measuring reflectance (R) and transmittance (T). Carrier concentration and mobility were measured by an Ecopia 5500 Hall setup. Solar cells were fabricated combining the layer stacks described above in the proposed configuration. Fig. 2 summarizes the fabrication steps followed in this work to obtain the final device. Firstly, the SiO<sub>2</sub>/p-type poly-Si stack, (high thermal budget) is deposited on the both sides of the c-Si wafer. Then, the backside of the wafer is covered with  $SiN_x$  to perform front-side random texturing that results in etching of the bare LPCVD intrinsic amorphous silicon.

The front side was processed by depositing the i/n a-Si:H stack on the textured c-Si surface (Fig. 2(b)). A post-deposition annealing at 190 °C was carried out to further improve passivation quality [6] and the TCO layer was sputtered with a thickness of 75 nm to minimize reflection losses (Fig. 2(c)). The last step is the metallization (Fig. 2(d)) with a rear metal contact consisting of a stack of Ag / Cr / Al (200 nm / 30 nm / 2000 nm) thermally evaporated though a metal mask to define the cell area. The front side contact of some devices was completed with a 2-µm thick full-area e-beam evaporated Al layer afterwards patterned in grid by photolithographic process and lift-off. For some other cells, the front grid was deposited via Ti-Cu plated contacts. The process consists of several steps, similar to the method reported in [42]. A 300 nm-thick Ti layer was e-beam evaporated on the full area and structured by photolithography to obtain a grid pattern and act as seedlayer for the Cu electro-plating. After copper electro-plating (1.4 A direct current for 1500 s), we performed photoresist removal and Ti seed layer etching in H<sub>2</sub>O/NH<sub>4</sub>O<sub>4</sub>. To assess the quality of the fabrication process, lifetime measurements were carried out after each fabrication step. The solar cells were characterized using a class AAA Wacom WXS-



Fig. 1. Cross-sectional sketch of symmetric lifetime samples: i/n a-Si:H (3.5 or 4.5/6 nm) stack without (a) and with (b) with 75-nm thick ITO; (c) p<sup>+</sup>-poly-Si/SiO<sub>2</sub> (250 nm / 1.5 nm); (d) 129-nm thick single layer ITO on corning glass; (e) IO:H/ITO (112 nm / 17 nm) stack on corning glass.

156S solar simulator to extract cells' external parameters:  $V_{OC}$ , fill-factor (FF), short-circuit current density ( $J_{SC}$ ) and efficiency ( $\eta$ ). Precisely-cut metallic masks were used to properly illuminate the device. Sinton SunsV<sub>OC</sub> setup allowed to measure pseudo parameters, such as pseudo-FF (p-FF), which excludes the series resistance contribution.

#### 3. Results and discussion

#### 3.1. Carrier-selective contacts passivation quality tests

Low-thermal budget electron selective contact based on a-Si:H CSPC has been characterized from different perspectives. Fig. 3(a-d) summarize the passivation properties of the i/n a-Si:H stack on symmetric structures fabricated on double sided textured wafers. Fig. 3(a) shows the effect of the i-layer thickness on the effective lifetime and implied open circuit voltage. In the as-deposited condition, the two FSF stacks exhibited a  $\tau_{eff}$  of  ${\sim}2\,\text{ms}$  and  ${\sim}4\,\text{ms}$  for the 3.5 nm and 4.5 nm, respectively. There is a clear i-layer thickness dependence on the passivation quality that is enhanced by a post-deposition annealing in  $H_2$ environment at 190 °C for 30 min. Lifetime increases from  $\sim 2 \,\text{ms}$  to ~5 ms in the case of 3.5 nm / 6-nm i/n a-Si:H and from ~ 4 ms to ~ 12 ms in case of 4.5 nm / 6 nm i/n a-Si:H stack. Looking at the iVoc in the same Fig. 3(a), we measure an increase from 695 mV to 705 mV and from 704 mV to 708 mV for 3.5 nm and 4.5 nm i-layer, respectively. Post-deposition annealing further improves chemical passivation of c-Si/a-Si interface [37,43]. For the sample with 3.5 / 6-nm thick i/n a-Si:H we further investigated the post-deposition annealing conditions as time and temperatures (150 °C, 190 °C and 230 °C). The outcomes are reported in Fig. 3(b).

The lowest temperature of 150 °C has only a limited effect on passivation reaching a saturation at ~3.5 ms after 20 min treatment. Low annealing temperature (T = 150 °C) has a weak effect on passivation because it does not change defect density at the interface [44]. Increasing the annealing temperature, the passivation quality improves with the highest  $\tau_{eff} \sim 6$  ms obtained at T of 230 °C for 10 min. Similar results have been achieved in [45], for even higher annealing temperature. For longer treatment time the passivation performances progressively degraded to 4 ms after 50 min. For the intermediate

temperature of 190 °C,  $\tau_{\rm eff}$  increases with the treatment time in the first 30 min; above this threshold the measured lifetime stays constant at 5.5 ms. Furthermore, we investigated the stability of the annealed samples at 190 °C for 30 min and 230 °C for 20 min after exposing them to air for 48 h as depicted in Fig. 3(c). Both samples have a comparable initial and post-deposition annealing lifetime, but the degradation effect is different. The sample treated at lower temperature 190 °C has a lifetime twice greater than the one annealed at 230 °C with corresponding loss in  $\tau_{eff}$  by 60% after 48 h. In [46,47], slower degradation is observed. The mechanism for this phenomenon is not entirely understood. A possible explanation could be a different re-arrangement of hydrogen atoms into a-Si structure respect to the annealing temperature [48]. Finally, we investigated the effect of the annealing environment on passivation quality. The annealing in air is compared to the  $\mathrm{H}_2$  atmosphere in Fig. 3(d). As found in [49], we expect that the  $H_2$  gas improves the surface passivation quality by providing additional H<sup>+</sup> atoms that can diffuse from the ambient to the i-laver saturating dangling bonds at the (i) a-Si / c-Si interface [50]. The annealing in air instead restructures Si-H bonds rupture at interface a-Si/c-Si [38]. The results confirm the expectations with an increase in lifetime from  $\sim$ 3.5 ms up to  $\sim$  5.5 ms and iV<sub>OC</sub> improvement from 695 mV to 705 mV. Since the TCO layer is implemented only on the front side of the investigated device (see cell sketch in Fig. 2), we monitor the effective carrier lifetime of textured wafer passivated by 4.5-nm /6-nm thick i/n a-Si:H stack covered on both sides with IO:H/ITO bilayer after the sputtering deposition. This is done to identify eventual sputtering damages. As Table 1 reports, when TCO is deposited on a-Si:H, the effective lifetime decreases from 4.1 ms in the case of a-Si:H passivation to 3.8 ms. After annealing at 180 °C for 30 min, lifetime increases up to 4.8 ms, confirming that sputtering damage has been completely recovered and more H<sup>+</sup> atoms diffused to the c-Si/a-Si interface, thus improving passivation. This result confirms that 180 °C for 30 min is the optimal annealing recipe to recover from induced damage due to ion bombardment during sputtering process [51]. Nonetheless, during the low-thermal budget fabrication of the this solar cell, annealing at 190 °C for 30 min is performed straight after a-Si:H deposition. Then, a second annealing to recover from TCO damage at 180 °C for 30 min is performed. This action does not affect passivation properties since a



Fig. 2. Main processing steps of our solar cells: (a) Double side polished wafer coated by  $SiO_2 / p$ -type poly-Si; (b) front texturing and i/n a-Si:H deposition; (c) front TCO deposition; (d) finished cell with front/rear metallization.



**Fig. 3.** (a) Passivation quality of double sided textured wafer passivated with 3.5 nm / 6 nm or 4.5 nm / 6 nm i/n a-Si:H stack. (b) Effective lifetime at minority carrier density of  $10^{15} \text{ cm}^{-3}$  versus post-deposition annealing time in air at different temperatures for a double sided textured wafer passivated by 3.5 nm / 6 nm i/n a-Si:H. (c) Degradation of lifetime against two different post-deposition annealing temperatures for a double sided textured wafer passivated by 3.5 nm / 6 nm i/n a-Si:H. (d) Lifetime and iV<sub>OC</sub> versus two different annealing environments for a double sided textured wafer passivated by 3.5 nm / 6 nm i/n a-Si:H.

#### Table 1

Passivation quality of double sided textured wafer passivated by 4.5 nm /6 nm i/n a-Si:H stack and covered by sputtered 65 nm / 10 nm IO:H/ITO.

|                                               | $\tau_{eff} \ @\ 10^{15} \ cm^{-3} \ [ms]$ | J <sub>0</sub> [fA/cm <sup>2</sup> ] |  |  |
|-----------------------------------------------|--------------------------------------------|--------------------------------------|--|--|
| i/n a-Si:H passivation<br>IO:H/ITO sputtering | 4.1<br>3.8                                 | 12<br>15                             |  |  |
| IO:H/ITO annealed                             | 4.8                                        | 8                                    |  |  |

prolonged annealing at similar temperature as 190 °C leads to a saturation of carrier lifetime as shown in Fig. 3(b). Another reason for which lifetime is weakly affected by IO:H / ITO sputtering is that, as mentioned in the experimental details section, deposition power is very low (20 W) for the first few nanometres of deposition.

High thermal budget CSPC SiO<sub>2</sub> / p-type poly-Si has been also characterized in a symmetric test sample as shown in Fig. 1(c). Fig. 4(a) describes effective lifetime and J<sub>0</sub> after dopant activation and after hydrogenation step. After annealing, for dopant diffusion and activation,  $\tau_{eff}$  is ~4 ms and J<sub>0</sub> is around 20 fA/cm<sup>2</sup>. In this case, iV<sub>OC</sub> is 704 mV. By applying FG annealing at 400 °C for 2 h the J<sub>0</sub> decreased to ~10 fA/cm<sup>2</sup>, indicating that the hydrogenation improves the chemical passivation by driving H<sup>+</sup> ions to the SiO<sub>2</sub>/c-Si interface [52]. In this respect, effective lifetime increased to ~5 ms and iV<sub>OC</sub> reached 716 mV.

Active doping distribution in the structure was measured before FG annealing, as rep orted in Fig. 4(b). It is worth to note that a boron doping concentration of  $10^{20}$  atoms/cm<sup>-3</sup> is confined into the poly-Si layer surface with a progressive decreasing tail into c-Si bulk down to  $10^{16}$  atoms/cm<sup>-3</sup> at a depth of ~ 300 nm. This doping difference between poly-Si and c-Si is responsible for field-effect passivation because it induces a strong electrical field across the junction that attracts only

holes in this case while repelling electrons. Since the hydrogenation treatment is performed at low temperature (400  $^{\circ}$ C), the doping distribution is given by the annealing step at 950  $^{\circ}$ C is not expected to change.

#### 3.2. Transparent conductive oxide material optimization

In this section, we report on optical and electrical quality of 129-nm thick sputtered ITO and IO:H/ITO deposited on glass substrates. It is important to note that 129-nm thick TCO layer is obtained on flat glass using the same recipe to achieve 75 nm-thick on textured silicon. Fig. 5 shows the difference in absorptance between two TCOs developed in this work. The IO:H film absorbs less in ultra-violet range than ITO as already reported in literature [15]. The difference in transparency, at short wavelength, is ascribed to different bandgap of these two materials [53–55]. In the long wavelength range, we observe a comparable behaviour in terms of absorption between ITO and IO:H/ITO stack. If measured absorption is integrated with AM1.5 global spectrum [56], it can be translated directly into a gain in photo-generated current of 0.23 mA/cm<sup>2</sup> when IO:H/ITO stack is employed. This result demonstrates how different is the absorption in 129-nm thick TCOs. By employing 75 nm-thick TCO on textured Si, absolute absorption will be lower but the relative difference would be similar.

Fig. 6 reports carrier density and mobility of ITO and IO:H/ITO stack in as-deposited condition and after annealing at 180 °C for 30 min. For the case of ITO, carrier density in as-deposited condition is  $1.2 \cdot 10^{20}$  cm<sup>-3</sup>. After annealing, it increases to  $\sim 2 \cdot 10^{20}$  cm<sup>-3</sup>. Instead mobility shows the opposite trend, it decreases from  $\sim 30$  to  $\sim 20$  cm<sup>2</sup>/Vs after post-sputtering annealing. Bilayer IO:H/ITO stack has instead a carrier density in as-deposited condition of  $2.4 \cdot 10^{20}$  cm<sup>-3</sup> and it halves when



**Fig. 4.** (a) Effective lifetime (at injection level of  $10^{15}$  cm<sup>-3</sup>) and extracted  $J_0$  measured on B-doped poly-Si symmetric sample in different conditions as specified. The annealing is performed at 950 °C for 5 min and hydrogenation is performed in FG at 400 °C for 2 h, (b) ECV doping profile measured on the same B-doped poly-Si symmetric sample as shown in the inset in (a) before the annealing in FG.



Fig. 5. Absorptance (1-R-T) curves of 129 nm-thick ITO and 117 nm / 12 nm-thick IO:H/ITO layer stack deposited on glass substrates (sketch in Fig. 1(d) and (e)).

annealing is performed. Mobility shows again the opposite trend, increasing from  $60 \text{ cm}^2/\text{Vs}$  in as-deposited state to up to  $120 \text{ cm}^2/\text{Vs}$  after the post-sputtering annealing. As expected, when carrier concentration is increasing, mobility is decreasing and vice versa [57]. Post-sputtering annealing is performed in both cases to know how the TCO will behave while simulating the recover from sputter-induced damage [51]. In case of IO:H/ITO bilayer, the post-sputtering annealing plays also the crucial role of transforming the IO:H film from its amorphous phase to polycrystalline [15]. Measured values are well in accordance to state-of-the-



Fig. 7. Effective lifetime and  $iV_{\rm OC}$  measurement after each step of solar cell fabrication. In the inset, each fabrication step prior metallization is depicted.

art results [58,59], also with respect to resistivity ( $\rho_{ITO} = 1.5 \cdot 10^{-3}$   $\Omega$ ·cm,  $\rho_{IO:H/ITO} \sim 5.4 \cdot 10^{-4} \Omega$ ·cm after annealing).

This analysis shows a representative range of values for 75-nm thick TCO on textured Si since its thickness dependence is weak in the range 70–140 nm [60,61].

#### 3.3. Solar cell demonstrators

The optimized layer stacks discussed so far were combined in solar cells following the fabrication process described in Fig. 2. Fig. 7 reports



Fig. 6. (a) Carrier concentration and (b) mobility of samples in Fig. 1(d) and (e) with ITO or IO:H/ITO stacks before and after annealing at 180 °C for 30 min.

#### Table 2

External parameters of solar cells, (\*) indicates that no annealing has been performed after a-Si:H deposition, (\*\*) indicates that SC5 is the same as SC4 but with Ti-Cu plated front contacts.

|                  | Area [cm <sup>2</sup> ] | d <sub>i/n</sub> [nm] | d <sub>io:h/ito</sub> [nm] | V <sub>oc</sub> [mV] | J <sub>SC</sub> [mA/cm <sup>2</sup> ] | FF [%] | Metal fraction [%] | $\eta_{aperture}$ [%] | pFF [%] |
|------------------|-------------------------|-----------------------|----------------------------|----------------------|---------------------------------------|--------|--------------------|-----------------------|---------|
| SC1 <sup>*</sup> | 7.84                    | 4.5/6                 | 0/75                       | 695                  | 36.5                                  | 71.0   | 5.0                | 19.0                  | 81.0    |
| SC2              | 7.84                    | 3.5/6                 | 65/10                      | 703                  | 37.0                                  | 71.2   | 5.0                | 19.4                  | 81.0    |
| SC3              | 9.00                    | 4.5/6                 | 65/10                      | 707                  | 39.7                                  | 72.0   | 2.64               | 20.7                  | 82.1    |
| SC4              | 9.00                    | 4.5/6                 | 0/75                       | 704                  | 39.5                                  | 73.8   | 2.64               | 21.0                  | 81.6    |
| SC5**            | 9.00                    | 4.5/6                 | 0/75                       | 694                  | 36.2                                  | 74.1   | 2.64               | 19.1                  | 83.0    |

effective lifetime and iV<sub>OC</sub> after each fabrication step.

As reported in Fig. 7, our process does not harm the passivation quality. Following all the steps described in Fig. 2, the effective lifetime lies above  $4\,\text{ms}$  and the  $iV_{\text{OC}}$  above  $705\,\text{mV}.$  This means that no contamination is introduced during our process and eventual damage due to sputtering has been recovered. For the particular solar cell shown in Fig. 7, we employed annealing at 190 °C for 30 min after a-Si:H deposition and we deposited IO:H / ITO stack (solar cell SC2 in Table 2). The measurement shown here is performed after post-TCO sputtering annealing at 180° for 30 min. Table 2 reports solar cells external parameters for different devices with variable intrinsic a-Si:H thickness. For SC1, which did not undergo any post-deposition annealing, the V<sub>OC</sub> lies below 700 mV, while  $J_{SC}$  is 36.5 mA/cm<sup>2</sup> and FF is 71.6%. The  $J_{SC}$ is affected by parasitic absorption into i-layer. For this reason, we fabricated SC2 with a 3.5-nm thick i-layer. By employing IO:H/ITO stack,  $J_{SC}$  is established to 37 mA/cm<sup>2</sup>.  $J_{SC}$  is 0.5 mA/cm<sup>2</sup> higher because of two factors: (i) 1 nm thinner intrinsic a-Si:H and (ii) improved TCO transparency due to IO:H. In SC2, Voc is 703 mV due to post-a-Si:H deposition annealing and FF is limited 71%. This limitation comes from the front grid design. In fact, by passing to a larger area and a different front design (9-cm<sup>2</sup> wide square shaped with bus bars outside the active area and 2.64% metal shading), SC3 exhibits a higher J<sub>SC</sub> up to  $39.7 \text{ mA/cm}^2$  and FF = 72%. With such front contact design and device area, if only ITO is employed as in SC4, FF increases up to 73.8% because of a better band alignment at a-Si/ITO interface compared to IO:H/ITO stack [62]. This is due to higher carrier concentration in ITO that results in lower work-function than IO:H/ITO [63], therefore a more favourable condition for n-type contact. Nonetheless, J<sub>SC</sub> decreases of 0.2 mA/cm<sup>2</sup> compared to SC3 because of higher parasitic absorption in the ITO TCO while  $V_{OC}$  is kept at 704 mV. Finally, the overall aperture-area efficiency of SC3 is 20.7% and, for SC4, it is 21.0%. Ti-seeded Cu-plated contacts have been employed at the front side of SC5. This contact formation technology enables a 0.3% absolute higher FF compared to SC4. However, as the process is not fully optimized yet, Cu is grown outside the designated area, costing a loss of 10 mV in V<sub>OC</sub> and affecting also the J<sub>SC</sub>. This effect is known as background plating [64] and solar cells performance might have been hindered due to Cu contamination [65]. Looking at the pFF column in Table 2, all our devices exhibit values > 81% and up to 83%. This implies that our process is not fundamentally flawed but rather limited by (i) the rear metallization, (ii) the possible dis-uniformity of the tunnelling oxide at the rear side and (iii) the conductivity of the front TCO.

### 4. Conclusion

In this work we applied carrier-selective passivating contacts with different thermal budgets to obtain a low thermal budget device. It consists in a rear p-type poly-Si/SiO<sub>2</sub> emitter deposited at temperatures up to 950 °C, followed by a low thermal budget deposition (~200 °C) of an intrinsic/n-type doped a-Si:H stack / TCO on the illuminated front side. We firstly investigated passivation properties of these CSPCs in dedicated symmetric samples. The poly-Si/SiO<sub>2</sub> passivation contact benefits from hydrogenation process with J<sub>0</sub> ~ 10 fA/cm<sup>2</sup> owing to improved chemical passivation at SiO<sub>2</sub>/c-Si interface. Concerning the i/

n a-Si:H stack, we observed that post-deposition annealing improves passivation quality with an optimum annealing temperature of 190 °C. This effect is due to a redistribution of hydrogen atoms into the film and at the c-Si/a-Si:H interface. Furthermore, we showed that annealing in H<sub>2</sub> leads to improved chemical passivation of the same surface. A series of annealing temperatures was made and 190 °C was found to be the most performing if 48 h degradation is considered. Moreover, also annealing environment is important. Indeed, annealing in H<sub>2</sub> has a better performance than conventional oven-based annealing. Moreover, we show the use two different TCO layer stacks consisting of either a single layer of ITO or a bi-layer of IO:H/ITO. Optical absorption measurement showed that the use of IO:H improves the transparency in the shortwavelength range with respect the ITO. Measured mobility is much higher for the IO:H/ITO stack (~120 cm<sup>2</sup>/Vs) than ITO (~20 cm<sup>2</sup>/Vs) and resistivity is lower in case of IO:H/ITO ( $\rho_{\text{ITO}} = 1.5 \cdot 10^{-3} \Omega \cdot \text{cm}$ ,  $\rho_{IO:H/ITO} \sim 5.43 \cdot 10^{-4} \ \Omega$  cm after annealing). Post-sputtering annealing not only recovers from sputtering-induced damage, but also increases the mobility of our bi-layer TCO. In this paper we have demonstrated that at cell level, we keep high  $V_{OC} > 700 \text{ mV}$  if annealing after a-Si:H deposition is performed. Then, changing front design with relatively low metal coverage (2.6%),  $J_{SC}$  increases up to  ${\sim}40\,\text{mA/cm}^2$  and FF is 72% for the case of IO:H/ITO stack and 73.8% in the case of ITO only (up to 74.1% with Cu-plated front contact). Such FF value, together with a  $V_{\rm OC}$  = 704 mV and a  $J_{\rm SC}$  = 39.5 mA/cm^2 gives an aperture area efficiency of 21.0%. Few processing issues (Cu-plating, backside edge isolation, rear metallization, front TCO, etc.) still hold better performance, which targets an efficiency well beyond 22.5% in short term  $(V_{OC} > 705 \text{ mV}, J_{SC} > 40.5 \text{ mA/cm}^2, \text{ FF} > 79\%).$ 

#### Acknowledgment

The authors would like to thank Mr. John Anker from ECN – Part of TNO to provide help with ECV measurement, Mr. Stefaan Heirman and Mr. Martijn Tijssen from PVMD group at Delft University of Technology for their technical help with PECVD reactor and metal evaporator. The authors would like to thank Advanced Dutch Energy Materials (ADEM) program for funding this research under the grant number TUDP18.

#### References

- C. Battaglia, A. Cuevas, S.D. Wolf, High-efficiency crystalline silicon solar cells: status and perspectives, Energy Environ. Sci. (2016) 1552–1576, https://doi.org/ 10.1039/C5EE03380B.
- [2] M. Green, The Passivated Emitter and Rear Cell (PERC): from conception to mass production, Prog. Photovolt. Res. Appl. (2015), https://doi.org/10.1016/j.solmat. 2015.06.055.
- [3] A. Wolf, D. Biro, J. Nekarda, S. Stumpp, A. Kimmerle, S. Mack, R. Preu, Comprehensive analytical model for locally contacted rear surface passivated solar cells, J. Appl. Phys. 108 (12) (2010) 124510, https://doi.org/10.1063/1.3506706.
- [4] A. Cuevas, Physical model of back line-contact front-junction solar cells, J. Appl. Phys. 113 (16) (2013) 164502, https://doi.org/10.1063/1.4800840.
- [5] P. Wurfel, Physics of Solar Cells: from Principles to New Concepts, Wiley-VCH Verlag GmbH & Co. KGaA, 2008.
- [6] S.D. Wolf, A. Descoeudres, Z.C. Holman, C. Ballif, High-efficiency silicon heterojunction solar cells: a review, Green 2 (1) (2012) 7–24, https://doi.org/10.1515/ green-2011-0018.
- [7] M. Taguchi, A. Yano, S. Tohoda, K. Matsuyama, Y. Nakamura, T. Nishiwaki, K. Fujita, E. Maruyama, 24.7% record efficiency HIT solar cell on thin silicon wafer, IEEE JPV 4 (2014) 1, https://doi.org/10.1109/JPHOTOV.2013.2282737.

- [8] D. Adachi, J.L. Hernández, K. Yamamoto, Impact of carrier recombination on fill factor for large area heterojunction crystalline silicon solar cell with 25.1% efficiency, Appl. Phys. Lett. 107 (2015) 23, https://doi.org/10.1063/1.4937224.
- Kenji Yamamoto, Kunta Yoshikawa, Hisashi Uzu, Daisuke Adachi, High-efficiency heterojunction crystalline Si solar cells, Jpn. J. Appl. Phys. (2018), https://doi.org/ 10.7567/JJAP.57.08RB20.
- [10] D. Deligiannis, S. Alivizatos, A. Ingenito, D. Zhang, M. van Sebille, R.A.C.M.M. van Swaaij, M. Zeman, Wet-chemical treatment for improved surface passivation of textured silicon heterojunction solar cells, Energy Procedia 55 (2014) 197–202, https://doi.org/10.1016/j.egypro.2014.08.117.
- [11] S. Bowden, U. Das, S. Herasimenka, R. Birkmire, Stability of amorphous/crystalline silicon heterojunctions, in: Proceedings of the 33rd IEEE Photovoltaic Specialists Conference, San Diego, CA, USA, 2008, pp. 1–4. <a href="https://doi.org/10.1109/PVSC.2008.4922850">doi:10.1109/PVSC.2008.4922850</a>).
- [12] D. Zhang, R.A. C. M. M. van Swaaij, M. Zeman, Influence of Intrinsic Layer Thickness in the Emitter and BSF of HIT Solar Cells, in: Proceedings of the 27th European Photovoltaic Solar Energy Conference and Exhibition, 2012. <a href="http://dx.doi.org/10.4229/27thEUPVSEC2012-2BV.6.3">http://dx.doi.org/10.4229/27thEUPVSEC2012-2BV.6.3</a>.
- [13] S.D. Wolf, M. Kondo, Nature of doped a-Si: h/c-sia-si: h/c-si interface recombination (https://doi.org/), J. Appl. Phys. 105 (2009) 103707, https://doi.org/10. 1063/1.3129578.
- [14] Z.C. Holman, A. Descoeudres, L. Barraud, F.Z. Fernandez, J.P. Seif, S.D. Wolf, C. Ballif, Current losses at the front of silicon heterojunction solar cells, IEEE J. Photovolt. 2 (1) (2012) 7–15, https://doi.org/10.1109/JPHOTOV.2011.2174967.
- [15] T. Koida, H. Fujiwara, M. Kondo, Reduction of optical loss in hydrogenated amorphous silicon/crystalline silicon heterojunction solar cells by high-mobility hydrogen-doped In<sub>2</sub>O<sub>3</sub> transparent conductive oxide, Appl. Phys. Express 1 (2008) 041501, https://doi.org/10.1143/APEX.1.041501.
- [16] L. Barraud, Z.C. Holman, N. Badel, P. Reiss, A. Descoeudres, C. Battaglia, S. De Wolf, C. Ballif, Hydrogen-doped indium oxide/indium tin oxide bilayers for highefficiency silicon heterojunction solar cells (ISSN 0927-0248), Sol. Energy Mater. Sol. Cells 115 (2013) 151–156, https://doi.org/10.1016/j.solmat.2013.03.024.
- [17] E. Yablonovitch, T. Gmitter, R.M. Swanson, Y.H. Kwark, A 720 mV open circuit voltage SiOx:c-Si:SiOx double heterostructure solar cell, Appl. Phys. Lett. 47 (1985) 1211, https://doi.org/10.1063/1.96331.
- [18] A. Moldovan, F. Feldmann, M. Zimmer, J. Rentsch, J. Benick, M. Hermle, Tunnel oxide passivated carrier-selective contacts based on ultra-thin SiO<sub>2</sub> layers, Sol. Energy Mater. Sol. Cells 142 (2015) 123–127, https://doi.org/10.1016/j.solmat. 2015.06.048.
- [19] M. Stodolny, et al., Material properties of LPCVD processed n-type polysilicon passivating contacts and its application in PERPoly industrial bifacial solar cells, Energy Procedia 124 (2017) 635–642.
- [20] F. Feldmann, R. Müller, C. Reichel, M. Hermle, Ion implantation into amorphous Si layers to form carrier-selective contacts for Si solar cells, Phys. Status Solidi (RRL) – Rapid Res. Lett. 8 (2014) 767–770, https://doi.org/10.1002/psr.201409312.
- [21] J. Melskens, B. van de Loo, B. Macco, M. Vos, J. Palmans, S. Smit, W. Kessels, Concepts and prospects of passivating contacts for crystalline silicon solar cells, in: Proceedings of the IEE 42nd Photovoltaic Specialist Conference, New Orleans, 2015.
- [22] J. Melskens, et al., Passivating contacts for crystalline silicon solar cells: from concepts and materials to prospects, IEEE J. Photovolt. 8 (2) (2018).
- [23] F. Feldmann, et al., A study on the charge carrier transport of passivating contacts, IEEE J. Photovolt. (2018) 1–7.
- [24] Zhang, et al., Carrier transport through the ultrathin silicon-oxide layer in tunnel oxide passivated contact (TOPCon) c-Si solar cells, Sol. Energy Mater. Sol. Cells 187 (2018) 113–122.
- [25] R. Peibst, U. Römer, Y. Larionova, M. Rienäcker, A. Merkle, N. Folchert, S. Reiter, M. Turcu, B. Min, J. Krügener, D. Tetzlaff, E. Bugiel, T. Wietler, R. Brendel, Working principle of carrier selective poly-Si/c-Si junctions: is tunnelling the whole story? Sol. Energy Mater. Sol. Cells 158 (Part1) (2016) 60–67, https://doi.org/10.1016/j. solmat.2016.05.045.
- [26] R. Peibst, Y. Larionova, S. Reiter, M. Turcu, R. Brendel, D. Tetzlaff, J. Krügener, T. Wietler, U. Höhne, J.-D. Kähler, H. Mehlich, S. Frigge, Implementation of n + and p+ poly junctions on front and rear side of double-side contacted industrial silicon solar cells, EUPVSEC, Munich, Germany, 2016.
- [27] A. Richter, J. Benick, F. Feldmann, A. Fell, M. Hermle, S.W. Glunz, n-Type Si solar cells with passivating electron contact: identifying sources for efficiency limitations by wafer thickness and resistivity variation, Sol. Energy Mater. Sol. Cells 173 (96) (2017) 105, https://doi.org/10.1016/j.solmat.2017.05.042.
- [28] G. Yang, A. Ingenito, O. Isabella, M. Zeman, IBC c-Si solar cells based on ion-implanted poly-silicon passivating contacts, Sol. Energy Mater. Sol. Cells 158 (2016) 84–90, https://doi.org/10.1016/j.solmat.2016.05.041.
- [29] U. Römer, R. Peibst, T. Ohrdes, B. Lim, J. Krügener, T. Wietler, R. Brendel, Ion implantation for poly-Si passivated back-junction back-contacted solar cells, IEEE J. Photovolt. 5 (2015) 507–514, https://doi.org/10.1109/JPHOTOV.2014.2382975.
- (accessed 21 of August 2018).
- [31] M. Stodolny, M. Lenes, Y. Wu, G. Janssen, I. Romijn, J. Luchies, L. Geerligs, n-Type polysilicon passivating contact for industrial bifacial n-type solar cells, Sol. Energy Mater. Sol. Cells 158 (Part1) (2016) 24–28, https://doi.org/10.1016/j.solmat.2016. 06.034.
- [32] A. Ingenito, G. Limodio, P. Procel, G. Yang, H. Dijkslag, O. Isabella, M. Zeman, Silicon solar cell architecture with front selective and rear full area ion-implanted passivating contacts (n/a), Sol. RRL 1 (2017) 1700040, https://doi.org/10.1002/ solr.201700040.
- [33] G. Nogay, J. Stuckelberger, P. Wyss, E. Rucavado, C. Allebé, T. Koida, M. Morales-

Masis, M. Despeisse, F.J. Haug, P. Löper, C. Ballif, Interplay of annealing temperature and doping in hole selective rear contacts based on silicon-rich siliconcarbide thin films, Sol. Energy Mater. Sol. Cells 173 (2017) 18–24, https://doi.org/ 10.1016/j.solmat.2017.06.039.

- [34] F. Feldmann, M. Simon, M. Bivour, C. Reichel, M. Hermle, S.W. Glunz, Efficient carrier selective p- and n- contacts for Si solar cells, Sol. Energy Mater. Sol. Cells 131 (2014) 100–104, https://doi.org/10.1016/j.solmat.2014.05.039S.
- [35] S.L. Luxembourg, D. Zhang, Y. Wu, M. Najafi, V. Zardetto, W. Verhees, A.R. Burgers, S. Veenstra, L.J. Geerligs, Crystalline silicon solar cell with front and rear polysilicon passivated contacts as bottom cell for hybrid tandems, Energy Procedia 124 (2017) 621–627, https://doi.org/10.1016/j.egypro.2017.09.091.
- [36] M. Bivour, S. Schröer, M. Hermle, S.W. Glunz, Sol. Energy Mater. Sol. Cell. 15 (2014) (122, 120).
- [37] L. Tutsch, M. Bivour, W. Wolke, M. Hermle, J. Rentsch, Influence of the transparent electrode sputtering process on the interface passivation quality of silicon heterojunction solar cells, in: Proceedings of the 33rd European PV Solar Energy Conference and Exhibition, 24–29 September 2017, Amsterdam, The Netherlands.
- [38] J.W.A. Schüttauf, C.H.M. van der Werf, M. Kielen, W.G.J.H.M. van Sark, J.K. Rath, R.E.I. Schropp, Improving the performance of amorphous and crystalline silicon heterojunction solar cells by monitoring surface passivation, J. Non-Cryst. Solids 358 (17) (1 2012) 2245–2248, https://doi.org/10.1016/j.jnoncrysol.2011.12.063.
- [39] G. Yang, A. Ingenito, N. v. Hameren, O. Isabella, M. Zeman, Design and application of ion-implanted polySi passivating contacts for interdigitated back contact c-Si solar cells, Appl. Phys. Lett. (2016) 108, https://doi.org/10.1063/1.4940364.
- [40] R. Sinton, A. Cuevas, M. Stuckings, "Quasi-steady-state photoconductance, a new method for solar cell material and device characterization, in: Proceedings of the Conference Record of the IEEE Photovoltaic Specialists Conference, 1996.
- [41] S. Olibet, C. Monachon, A. Hessler-Wyser, E. Vallat-Sauvain, S. De Wolf, L. Fesquet, J. Damon-Lacoste, C. Ballif, Textured silicon heterojunction solar cells with over 700 mv open-circuit voltage studied by transmission electron microscopy, in: Proceedings of the 23rd European Photovoltaic Solar Energy Conference, 1–5 September 2008, Valencia, Spain.
- [42] A. Lachowicz, J. Geissbühler, A. Faes, J. Champliaud, J. Hermans, J.F. Lerat, P.J. Ribeyron, C. Roux, G. Wahli, P. Papet, B. Strahm, J. Horzel, C. Ballif, M. Despeisse, Reliable copper plating process for bifacial heterojunction cells, in: Proceedings of the 7th Workshop on Metallization & Interconnection for Crystalline Silicon Solar Cells, 23. October, Konstanz, 2017.
- [43] A. Illiberi, K. Sharma, M. Creatore, M.C.M. van de Sanden, Role of a-Si:H bulk in surface passivation of c-Si wafers, Phys. Status Solidi (RRL) 4 (2010) 172–174, https://doi.org/10.1002/pssr.201004139.
- [44] M. Mews, T.F. Schulze, N. Mingirulli, L. Korte, Hydrogen plasma treatments for passivation of amorphous-crystalline silicon-heterojunctions on surfaces promoting epitaxy, Appl. Phys. Lett. 102 (2013) 12, https://doi.org/10.1063/1.4798292.
- [45] M. Edwards, S. Bowden, U. Das, M. Burrows, Effect of texturing and surface preparation on lifetime and cell performance in heterojunction silicon solar cells, Sol. Energy Mater. Sol. Cells 92 (11) (2008) 1373–1377, https://doi.org/10.1016/j. solmat.2008.05.011.
- [46] S. Bowden, U. Das, S. Herasimenka, R. Birkmire, Stability of amorphous/crystalline silicon heterojunctions, in: Proceedings of the 33rd IEEE Photovoltaic Specialists Conference, San Diego, CA, USA, 2008, pp. 1–4. <doi:10.1109/PVSC.2008. 4922850>.
- [47] X. Cheng, E. Stensrud Marstein, C.C. You, H. Haug, M. Di Sabatino, Temporal stability of a-Si:H and a-SiNx:H on crystalline silicon wafers (ISSN 1876-6102), Energy Procedia 124 (2017) 275–281, https://doi.org/10.1016/j.egypro.2017.09.299.
- [48] H. Plagwitza, B. Terheiden, R. Brendel, Staebler–Wronski-like formation of defects at the amorphous-silicon–crystalline silicon interface during illumination, J. Appl. Phys. 103 (2008) 9, https://doi.org/10.1063/1.2913320.
- [49] F. Wang, X. Zhang, L. Wang, Y. Jiang, C. Wei, S. Xua, Y. Zhao, Improved amorphous/crystalline silicon interface passivation for heterojunction solar cells by lowtemperature chemical vapor deposition and post-annealing treatment, Phys. Chem. Chem. Phys. 16 (2014) 20202, https://doi.org/10.1039/c4cp02212b.
- [50] S. Olibet, E. Vallat-Sauvain, L. Fesquet, C. Monachon, A. Hessler-Wyser, J. Damon-Lacoste, S. De Wolf, C. Ballif, Properties of interfaces in amorphous/crystalline silicon heterojunctions, Phys. Status Solidi (A) 207 (2010) 651–656, https://doi.org/ 10.1002/pssa.200982845.
- [51] B. Demaurex, S. De Wolf, A. Descoeudres, Z.C. Holman, C. Ballif, Damage at hydrogenated amorphous/crystalline silicon interfaces by indium in oxide overlayer sputtering, Appl. Phys. Lett. 101 (2012) 171604, https://doi.org/10.1063/1. 4764529.
- [52] Schnabel, et al., Hydrogen passivation of poly-Si/SiOx contacts for Si solar cells using Al<sub>2</sub>O<sub>3</sub> studied with deuterium, Appl. Phys. Lett. 112 (2018) 203901.
- [54] O. Bierwagen, Semicond. Sci. Technol. 30 (2015) 024001, https://doi.org/10. 1088/0268-1242/30/2/024001.
- [55] L. Gupta, A. Mansingh, P.K. Srivastava, Band gap narrowing and the band structure of tin-doped indium oxide films, Thin Solid Films 176 (1) (1989) 33–44, https:// doi.org/10.1016/0040-6090(89)90361-1.
- [56] <a href="https://www.pveducation.org/pvcdrom/appendices/standard-solar-spectra">https://www.pveducation.org/pvcdrom/appendices/standard-solar-spectra</a> (Accessed 21 September 2018).
- [57] K. Ellmer, R. Mientus, Carrier transport in polycrystalline transparent conductive oxides: a comparative study of zinc oxide and indium oxide, Thin Solid Films 516 (2008) 4620, https://doi.org/10.1016/j.tsf.2007.05.084.
- [58] Y. Kuang, B. Macco, B. Karasulu, C.K. Ande, P.C.P. Bronsveld, M.A. Verheijen, Y. Wu, W.M.M. Kessels, Ruud E.I. Schropp, Towards the implementation of atomic layer deposited In<sub>2</sub>O<sub>3</sub>:H in silicon heterojunction solar cells, Sol. Energy Mater. Sol.

Cells 163 (2017) 43-50, https://doi.org/10.1016/j.solmat.2017.01.011.

- [59] R.B.H. Tahar, T. Ban, Y. Ohya, Y. Takahashi, Tin doped indium oxide thin films: electrical properties, J. Appl. Phys. 83 (1998) 2631, https://doi.org/10.1063/1. 367025.
- [60] C. Nunes de Carvalho, A. Luis, G. Lavareda, E. Fortunato, A. Amaral, Surf. Coat. Technol. 151–152 (2002) 252–256, https://doi.org/10.1016/S0257-8972(01) 01641-3.
- [61] Ir. Ariyanto Wibowo Setia Budhi, Hydrogenated Indium Oxide (IO:H) for Thin Film Solar Cell, <a href="https://repository.tudelft.nl/islandora/object/uuid:78eed80f-2d9e-4c9a-b806-40b8adb9ccda/datastream/OBJ/download">https://repository.tudelft.nl/islandora/object/uuid:78eed80f-2d9e-4c9a-b806-40b8adb9ccda/datastream/OBJ/download</a>>.
- [62] Paul Procel, Guangtao Yang, Olindo Isabella, Miro Zeman, Theoretical evaluation of contact stack for high efficiency IBC-SHJ solar cells, Sol. Energy Mater. Sol. Cells 186 (2018) 66–77, https://doi.org/10.1016/j.solmat.2018.06.021.
- [63] Andreas Klein, Christoph Korber, Andre Wachau, Frank Sauberlich, Yvonne Gassenbauer, Steven P. Harvey, Diana E. Proffitt, Thomas O. Mason, Transparent conducting oxides for Photovoltaics: manipulation of Fermi Level, work function and energy band alignment, Materials 3 (2010) 4892–4914, https:// doi.org/10.3390/ma3114892.
- [64] Stefan Braun, Annika Zuschlag, Bernd Raabe, Giso Hahn, The origin of background plating (ISSN 1876-6102), Energy Procedia 8 (2011) 565–570, https://doi.org/10. 1016/j.egypro.2011.06.183.
- [65] Sven Andreas Büchler, Jonas Kluska, Gisela Bartsch, Andreas A. Cimiotti, Martin C. Brand, Markus Schubert, Glatthaar, Optimizing adhesion of laser structured plated Ni-Cu contacts with insights from micro characterization, Energy Procedia 92 (2016) 913–918, https://doi.org/10.1016/j.egypro.2016.07.101.