

# A 66-dB SNDR Pipelined Split-ADC in 40-nm CMOS Using a Class-AB Residue Amplifier

Akter, Shakil; Sehgal, Rohan; van der Goes, Frank; Makinwa, Kofi A.A.; Bult, Klaas

DOI 10.1109/JSSC.2018.2859415

Publication date 2018 Document Version Final published version

Published in IEEE Journal of Solid-State Circuits

# Citation (APA)

Akter, S., Sehgal, R., van der Goes, F., Makinwa, K. A. A., & Bult, K. (2018). A 66-dB SNDR Pipelined Split-ADC in 40-nm CMOS Using a Class-AB Residue Amplifier. *IEEE Journal of Solid-State Circuits, 53*(10), 2939-2950. https://doi.org/10.1109/JSSC.2018.2859415

# Important note

To cite this publication, please use the final published version (if applicable). Please check the document version above.

Copyright

Other than for strictly personal use, it is not permitted to download, forward or distribute the text or part of it, without the consent of the author(s) and/or copyright holder(s), unless the work is under an open content license such as Creative Commons.

Takedown policy

Please contact us and provide details if you believe this document breaches copyrights. We will remove access to the work immediately and investigate your claim.

# Green Open Access added to TU Delft Institutional Repository

# 'You share, we take care!' - Taverne project

https://www.openaccess.nl/en/you-share-we-take-care

Otherwise as indicated in the copyright section: the publisher is the copyright holder of this work and the author uses the Dutch legislation to make this work public.

# A 66-dB SNDR Pipelined Split-ADC in 40-nm CMOS Using a Class-AB Residue Amplifier

Md Shakil Akter<sup>®</sup>, Rohan Sehgal<sup>®</sup>, Frank van der Goes, Kofi A. A. Makinwa<sup>®</sup>, *Fellow, IEEE*,

and Klaas Bult<sup>D</sup>, *Fellow, IEEE* 

Abstract—This paper presents a closed-loop class-AB residue amplifier for pipelined analog-to-digital converters (ADCs). It consists of a push-pull structure with a "split-capacitor" biasing circuit that enhances its power efficiency. The amplifier is inherently quite linear, and so incomplete settling can be used to save power while still maintaining sufficient linearity. This also allows the amplifier's gain to be corrected by adjusting its bias current. When combined with digital gain-error detection, in this case the split-ADC technique, the result is a powerefficient gain calibration scheme. In a prototype pipelined ADC, this scheme converges in only 12000 clock cycles. With a near-Nyquist input, the ADC achieves 66-dB SNDR and 77.3-dB SFDR at 53 MS/s. Implemented in 40-nm CMOS, it dissipates 9 mW, of which 0.83 mW is consumed in the residue amplifiers. This represents a 1.8× improvement in power efficiency compared to state-of-the-art class-AB residue amplifiers.

*Index Terms*—Analog gain correction, analog-to-digital conversion, class-AB residue amplifier, differential sampling, incomplete settling, split-ADC calibration, split-capacitor bias control technique.

# I. INTRODUCTION

**R**ESIDUE amplification is often used to ease the noise requirements of the last requirements of the back-end stages of high-resolution analog-to-digital converters (ADCs). However, the corresponding amplifiers usually consume significant amounts of power. In recent years, many alternative techniques have been developed to improve power efficiency. Some examples include capacitive charge pumps [1], zero-crossing detectors [2], [3], class-AB amplifiers [4]-[6], virtual ground reference buffers [7], time-based amplification [8], dynamic amplifiers [9], [10], and pulsed bucket brigades [11]. Most of these approaches, however, improve power efficiency at the expense of analog performance, such as gain accuracy and/or linearity. Various calibration schemes [12]-[25] can be used to detect and correct these errors. Although amplifier gain errors can be corrected in a low-power way [12], nonlinearity correction usually requires considerable power [13], [14].

Manuscript received January 10, 2018; revised June 3, 2018; accepted July 17, 2018. Date of publication August 21, 2018; date of current version September 21, 2018. This work was supported by Broadcom. This paper was approved by Associate Editor Jeffrey Gealow. (*Corresponding author: Md Shakil Akter.*)

M. S. Akter, R. Sehgal, and F. van der Goes are with Broadcom Netherlands B.V., 3981AJ Bunnik, The Netherlands (e-mail: mdshakilakter@gmail.com).

K. A. A. Makinwa and K. Bult are with the Department of Microelectronics, Delft University of Technology, 2628CD Delft, The Netherlands.

Color versions of one or more of the figures in this paper are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/JSSC.2018.2859415

This paper proposes a power-efficient class-AB residue amplifier that leverages digital calibration while keeping its power overhead to a negligible level. The amplifier is sufficiently linear by design, and so only its gain error needs to be corrected. A "split-capacitor" biasing technique is proposed, which eliminates the need for additional level-shifting capacitors [4], [5], [26], thus reducing its power dissipation (by ~1.6×) and area. Moreover, incomplete settling is used [15], [16] to improve its power efficiency by almost 4×. As a proof of concept, the proposed class-AB residue amplifier was used to replace the class-A residue amplifiers of a previous pipelined ADC [16]. This resulted in a 4× improvement in the ADC's analog power efficiency.

The amplifier's gain error is calibrated by a combination of analog and digital techniques. Its gain error is detected in the digital domain by using the split-ADC technique [16]–[20]. This was chosen due to its deterministic nature, which requires less clock cycles to converge than statistics-based approaches [14], [21]. In addition, it can operate continuously in the background, unlike other deterministic methods such as queue based [4], [13], foreground [1], [22] and skip and fill [23], [24], which either interrupt the regular conversion cycle or sacrifice conversion speed. Since the detection can be performed at a slow rate ( $\ll$  sampling rate  $F_S$ ), it consumes negligible digital power. After detection, the amplifier's gain error is corrected by adjusting its bias current. This preserves the ADC's resolution, since the error is corrected at its source, i.e., in the analog domain. Moreover, this approach requires no additional power overhead.

The remainder of this paper is organized as follows. Section II presents the design of the proposed class-AB residue amplifier. Section III discusses the use of incomplete settling in the residue amplifier. Section IV describes the ADC implementation details. Section V discusses the gain calibration scheme used in this paper. Finally, Sections VI and VII present the measurement results and the conclusion.

### II. CLASS-AB RESIDUE AMPLIFIER DESIGN

A single-stage push-pull class-AB residue amplifier is conceptually illustrated in Fig. 1(a). Two ideal voltage sources act as level shifters to independently bias the NMOS and PMOS transistors. Due to its class-AB nature, the amplifier can output currents much larger than its quiescent current, thus eliminating slewing. Furthermore, it supports a large output swing, and its bias current is reused to double its effective transconductance. Since both transistors

0018-9200 © 2018 IEEE. Personal use is permitted, but republication/redistribution requires IEEE permission. See http://www.ieee.org/publications\_standards/publications/rights/index.html for more information.



Fig. 1. Class-AB amplifier half circuit with (a) ideal voltage source level shifters, (b) capacitor level shifters, and (c) proposed split-capacitor bias scheme.



Fig. 2. Simulated power penalty due to extra capacitor level shifters ( $C_{LS}$ ) in a class-AB amplifier compared to ideal voltage source level shifters.

provide gain, the amplifier also does not suffer from excess noise.

## A. Split-Capacitor Biasing Technique

The level-shifting function of the voltage source can be implemented by a switched-capacitor circuit [4], [5], [26], as shown in Fig. 1(b). However, these level-shifting capacitors  $C_{\rm LS}$  increase chip area and significantly degrade the amplifier's power efficiency (Appendix A). First, the switchedcapacitor approach adds kT/C noise. Second, the input signal is attenuated by the voltage divider formed by  $C_{LS}$  capacitors and the gate-source capacitances of the transistors. Therefore,  $C_{\rm LS}$  capacitors need to be quite large to mitigate both these effects. However, doing this increases the parasitic capacitance  $(C_P)$  at the virtual ground, reducing the amplifier's feedback factor  $\beta$ . Consequently, its bandwidth and loop gain  $A\beta$  drop (A = amplifier's open-loop gain). Fig. 2 shows this tradeoff under the assumption that parasitic capacitance  $C_P$  is 5% of the intended capacitance  $C_{LS}$ . Even at the optimum point, the presence of  $C_{\rm LS}$  capacitors requires an additional 63% of power to achieve the same bandwidth and noise as the amplifier in Fig. 1(a).

This paper presents a "split-capacitor" biasing technique that eliminates the drawbacks of  $C_{LS}$  capacitors. As shown

in Fig. 1(c), it uses the already available sampling  $C_S$  and feedback  $C_F$  capacitors to perform the level-shifting operation. Both capacitors are split in half and used to store the level-shifting voltages, allowing the amplifier's NMOS and PMOS transistors to be biased independently. Hence,  $C_{\rm LS}$  capacitors, and their associated drawbacks, are eliminated.

Splitting the capacitors into two halves [Fig. 1(c)] has no effect on the circuit's noise performance. Although the sampled noise across each  $C_S/2$  capacitor is doubled  $(2kT/C_S)$ compared to a single  $C_S$  capacitor, it transfers to the amplifier's output with a 2× lower gain  $(\sim C_S/2C_F)$ . Hence, each  $C_S/2$  capacitor contributes an output noise power of  $(2kT/C_S) \times (C_S/2C_F)^2 = (1/2) \times (kT/C_S) \times (C_S/C_F)^2$ . The overall noise power, therefore, remains the same as in the case of a single  $C_S$  capacitor. Intuitively, this can be understood by realizing that the total sampling capacitance stays the same after the splitting, and so the associated noise power must also be the same. In fact, the proposed class-AB amplifier achieves the same performance as the amplifier with ideal level shifters [Fig. 1(a)].

In a multi-bit/stage implementation,  $C_S$  usually consists of an array of capacitors to interpolate the reference voltages. Any mismatch in these capacitors can cause ADC nonlinearity, which then requires calibration or trimming. In this design, the two  $C_S/2$  capacitors are not used to interpolate the mid-reference of the 1.5 bit/stage MDAC. Instead, it is generated by a third reference voltage. Since there is no interpolation, the impact of mismatch in the two  $C_S/2$  capacitors on the ADC's integral nonlinearity (INL) and differential nonlinearity (DNL) performance is negligible (Appendix B). However, the split-capacitor approach does require two bottom-plate switches and clock drivers, which leads to a minor increase in area and power. The two bottomplate sampling clocks should also be well synchronized to ensure that the signals sampled on the split capacitors are as equal as possible.

# B. Linearity Considerations

The proposed amplifier achieves the required linearity by design. It consists of a differential pair with grounded source nodes (i.e., a class-AB amplifier), whose transistors are biased



Fig. 3. Gain settling of an amplifier for different capacitor ratios  $(C_S/C_F)$ .

in the strong-inversion saturation region. For the same power dissipation, the resulting class-AB amplifier is more linear than a differential pair with a tail current source (Appendix C). Although this choice slightly degrades the amplifier's power efficiency  $(g_m/I_d)$ , it is offset by the fact that digital nonlinearity calibration is not required. A more serious drawback is that the amplifier has no common-mode (CM) rejection capability. However, this can be addressed by circuit techniques, which will be discussed in Section IV-B.

Assuming an ideal quadratic behavior in the stronginversion saturation mode, the amplifier's differential output current will be a perfectly linear function of its input voltage [27]. In practice, however, this assumption is not completely valid, and so there will be some residual distortion. Furthermore, transistor mismatch will give rise to even-order distortion. To address these issues, the amplifier is used in a feedback configuration. However, due to its inherent linearity, only a low loop gain is required to achieve sufficient linearity.

#### **III. INCOMPLETE SETTLING**

Incomplete settling is used in the proposed residue amplifier to lower its bandwidth, and thus significantly reduce its power dissipation. As shown in [15] and [16], this also optimizes the tradeoff between noise and power, with the optimum configuration being an integrator [9].

## A. Amplifier Gain

Fig. 3 illustrates the amplifier's gain settling  $G_{\text{eff}}(t)$  for two different capacitor ratios  $(C_S/C_F)$ . Here,  $G_{\text{eff}}(t)$  represents the amplifier's transient closed-loop gain, defined as the ratio of the instantaneous amplitude of the output signal to the amplitude of the input step. At the end of an amplification period  $t_A$ , this is given by

$$G_{\rm eff}(t=t_A) = \frac{A\beta}{1+A\beta} \frac{C_S}{C_F} (1-\exp^{-t_A/\tau})$$
(1)

where  $\tau$  is the closed-loop time constant of the amplifier.

In this paper, the ADC uses a 1.5 bit/stage MDAC, requiring a gain  $G_{\text{eff}} = 2$ . Due to the amplifier's finite gain, a capacitor ratio  $C_S/C_F = 2$  would result in the significant gain error, even when the amplifier settles completely (i.e.,  $\exp^{-t_A/\tau} \approx 0$ ).



Fig. 4. Amplifier power and noise as a function of the capacitor ratio  $(C_S/C_F)$  normalized to that of  $C_S/C_F = 2$ .

This design combines a higher capacitor ratio,  $C_S/C_F = 4$ , with incomplete settling. As a result, the desired gain can be obtained by simply adjusting the amplifier's time constant  $\tau$ , as shown in Fig. 3. This facilitates the implementation of an analog gain correction as will be discussed in Section V-B.

#### B. Power Dissipation and Noise

For a given noise performance, incomplete settling decreases the amplifier's power dissipation. This can be seen by calculating the power dissipation and noise of the closed-loop amplifier as a function of its degree of settling  $(t_A/\tau)$ . To simplify the analysis, a high loop gain is assumed  $[A/(1 + A\beta) \approx 1/\beta]$ , and the amplifier's gate–source capacitance is ignored  $[\beta = C_F/(C_S + C_F)]$ . By following a similar approach to in [15], the power dissipation can be expressed as follows:

$$P_{\rm amp} \propto \frac{C_L}{t_A} \left(\frac{t_A}{\tau}\right) \left(1 + \frac{2}{1 - \exp^{-t_A/\tau}}\right).$$
 (2)

Assuming the amplifier's noise bandwidth is limited by its load capacitor  $C_L$ , the variance of the output noise voltage (i.e., the noise power) at time  $t_A$  can be expressed as [16]

$$P_n = \left(1 + \frac{C_S}{C_F}\right) \frac{\gamma kT}{C_L} (1 - \exp^{-2t_A/\tau}) + \frac{kT}{C_L} \exp^{-2t_A/\tau} \quad (3)$$

where  $\gamma$  is the noise factor of the MOS transistor ( $\approx 2/3$ ). The second term in (3) is the noise power that arises because load capacitor  $C_L$  is reset at the start of each amplification cycle.

Fig. 4 illustrates the effect of reduced settling on the amplifier's power dissipation and noise performance using (2) and (3). Over the entire sweep,  $(C_S + C_F)$  is kept constant. Also, gain  $G_{\text{eff}}$  of 2 is maintained with ~0.1% accuracy, which in the case of  $C_S/C_F = 2$  would require near-complete settling  $(t_A/\tau \approx 7)$ . As the capacitor ratio is increased, the amplifier's settling  $(t_A/\tau)$  is reduced to keep  $G_{\text{eff}} = 2$ . This decreases the power dissipation according to (2) but with an increase in noise power given by (3). As the decrease in power dissipation is much faster than the increase in noise, the amplifier's overall power efficiency improves. A ratio of  $C_S/C_F = 4$  is chosen in this design.



Fig. 5. Implemented pipelined split-ADC structure.

In the case of complete settling, sampling clock jitter results in negligible noise because the residue amplifier's output does not change much at the sampling moments. However, this is not the case with incomplete settling, resulting in a jitter-induced noise voltage  $\sigma_v$ . As shown in [15], the worstcase (i.e., output voltage = ADC full scale) jitter noise voltage  $\sigma_{v,worst}$  normalized to the LSB of the ADC back end is given by

$$\frac{\sigma_{v,\text{worst}}}{\text{LSB}_{\text{back}}} = 2^{B_{\text{back}}} \times \frac{\sigma_t}{\tau} \times \frac{\exp^{-t_A/\tau}}{1 - \exp^{-t_A/\tau}}$$
(4)

where  $\sigma_t$  is the standard deviation of the clock jitter and  $B_{\text{back}}$  is the ADC back-end resolution in bits. As expected, the impact of jitter on the output noise voltage is larger for incomplete settling (i.e., with less  $t_A/\tau$ ) or for large timing jitter ( $\sigma_t/\tau$ ). Note that a timing jitter  $\sigma_t$  in the range of 1 ps or less is required to sample high-frequency input signal with ~12-bit accuracy. With  $t_A = 0.5/(50 \text{ MHz})$ ,  $\sigma_t = 1 \text{ ps}$ , and  $B_{\text{back}} = 11 \text{ bits}$ , the jitter noise contribution is below 0.12 LSB rms for  $t_A/\tau > 1$  and so is not a limiting factor in this design.

# IV. ADC IMPLEMENTATION DETAILS

## A. ADC Architecture

As a test vehicle for the proposed amplifier, the SHA-less 12-bit pipelined split-ADC shown in Fig. 5 was implemented. Each split-ADC comprises nine 1.5-bit MDAC stages using the proposed class-AB residue amplifier, followed by a 5-bit flash-ADC back end. The extra 2 bits in the back end are only used to improve the calibration accuracy. The digital outputs of the two split-ADCs are averaged to provide the overall ADC output and subtracted to generate a calibration signal.

To enable gain-error detection, a differential offset voltage ( $V_{OS}$ ) is added to the reference path of the split-ADC. The capacitors are scaled down by a factor of 2 per stage for stages 1–3 ( $C_S$ ,  $C_S/2$ ,  $C_S/4$ ,  $C_S/4$ , ...), while the residue amplifiers are only scaled down twice ( $g_m$ ,  $g_m/2$ ,  $g_m/2$ ,...). Note that the ADC's power efficiency can be further improved by implementing a more aggressive stage scaling, i.e., resolving a higher number of bits per stage.



Fig. 6. MDAC-stage topology with timing diagram.

#### B. MDAC Design

A 1.5 bit/stage MDAC is used in the first nine stages of the ADC, each effectively resolving 1 bit. The MDAC topology and its timing scheme are shown in Fig. 6. Bootstrapped switches and bottom-plate sampling are used to ensure good linearity. Although a "flip-around" MDAC usually achieves better speed and noise performances, a "non-fliparound" MDAC topology was chosen for two reasons. First, it simplifies the gain calibration [18], [23], as both the input signal ( $V_{\rm IN}$ ) and the sub-DAC reference ( $V_{\rm DAC}$ ) experience the same gain error. Second, the difference in the speed and noise performances of the two topologies is not significant since a capacitor ratio ( $C_S/C_F$ ) of 4 is used.

The use of incomplete settling means that the output of the residue amplifier will depend on its previous output, resulting in intersymbol interference (ISI). To avoid this, an additional clock phase ( $\Phi_{1 \text{ CR}}$ ) is used to reset all MDAC capacitors. This phase is also used to establish the amplifier's bias voltages. To minimize its overhead,  $\Phi_{1 \text{ CR}}$  is made 24× shorter than the sampling ( $\Phi_1$ ) and amplification ( $\Phi_2$ ) phases.

The proposed amplifier is pseudodifferential and hence exhibits equal CM and differential-mode gain. As a result, CM signals will be amplified as they propagate through the stages and may overload the ADC. To avoid this, the CM impedance of the sampling network is increased during  $\Phi_1$  [4] by disconnecting the CM switches. Thus, only the differential signal is captured on the sampling capacitors, eliminating any CM signal propagation. When not in use, the residue amplifiers are switched OFF by the  $\Phi_{A_{on}}$  clock, which reduces their power dissipation by about half.

# C. Bias Design

As discussed in Section III-A, effective gain  $G_{\text{eff}}$  of the residue amplifier varies with its time constant  $\tau$  and hence can be adjusted by tuning its bias current  $I_B$ , via a bias current DAC. The dependence of  $G_{\text{eff}}$  on  $I_B$  is shown in Fig. 7, along with the amplifier's bias circuit. The DAC's LSB step is chosen to ensure that  $G_{\text{eff}}$  can be set to ~10-bit accuracy,



Fig. 7. (a) Amplifier's bias circuit. (b) Dependence of its gain on the bias current  $(I_B)$ .

while its range is set to about  $\pm 25\%$  to compensate for the variation of  $G_{\text{eff}}$  over process, voltage, and temperature (PVT). Both requirements can be met by a 9-bit bias current DAC. Simulations show that even with the minimum bias current, the amplifier's transistors still operate in the strong-inversion saturation region, and therefore the amplifier maintains its linearity over the full DAC range.

In this design, a 3-bit current DAC sets the nominal current of the amplifier. In addition, 5-bit coarse and 5-bit fine binary current DACs are implemented to correct the gain errors. There is approximately 1-bit overlap between the coarse and fine DACs to avoid large DNL or missing current steps. The LSB current is 80 nA, which can be increased or decreased by a factor of 2. It should be noted that the extra programmability is not essential, and is added for test purposes. Apart from some extra leakage current, there is no significant power penalty associated with this gain correction approach. However, there is an area penalty, since the individual current DACs are sized for monotonicity. The entire bias block occupies 0.05 mm<sup>2</sup>, which is around 7% of the ADC core area. The accuracy of the bias current and hence the area of the bias block can be relaxed by using a multi-bit/stage ADC architecture [9], which imposes less stringent requirements on residue amplifier accuracy.

#### V. GAIN CALIBRATION

In this paper, an efficient residue amplifier gain calibration scheme is proposed that significantly reduces calibration power. This section discusses its implementation, and how amplifier gain errors can be detected in the digital domain and then corrected in the analog domain.

# A. Error Detection in the Digital Domain

A split-ADC calibration technique [16]–[20] is used to detect amplifier gain error. It is fully deterministic, which speeds up the convergence of the calibration. Moreover, it operates in the background and so does not impact the ADC's conversion speed [4], [13]. However, the split-ADC approach adds area and power overhead since some of the blocks are not noise limited and also cannot be split in half (e.g., comparators and flash ADCs). The overall ADC power dissipation is, therefore, increased by about 10%.



Fig. 8. Comparison of (a) digital and (b) analog gain correction. Solid lines: before the correction. Dashed lines: after the correction.

To detect gain errors, a differential offset voltage  $V_{OS}$  is applied to the split-ADC's coarse ADC and sub-DAC references (Fig. 5). This shifts their input-output transfer curves relative to each other, so that they do not exhibit identical errors for the same input. As a result, when the transfer curve of one ADC exhibits a jump due to a gain error, the transfer curve of the other ADC will not and so can be used as a reference to detect this error. In a split-ADC topology, the difference of the two ADC outputs contains the error information. If the two ADCs make no errors, then their difference will be a straight line, representing the digitized offset voltage VOS. Any deviation from this line indicates errors in the ADC conversion. For example, gain errors in residue amplifiers generate abrupt jumps at the transition between two sub-ranges, whereas a gain mismatch between two split-ADCs gives a tilt in the difference signal. Once the errors have been detected in the digital domain, the next step is to perform the error correction. Note that the digital power required for error detection is negligible since it operates at a much lower rate than the ADC's sampling rate  $F_S$ .

## B. Analog Gain Correction

While digital error detection can be performed at a subsampling rate ( $\ll F_S$ ), digital error correction must be done at  $F_S$  and thus will consume considerable power [13], [14]. Moreover, unlike analog error correction, which corrects errors at their source, digital error correction cannot recover the resolution loss caused by gain errors. Fig. 8 shows the difference between digital and analog error correction. For simplicity, only the first stage is assumed to have a gain error, causing jumps in the ADC's input-output transfer curve at the MSB transitions. Digital error correction [Fig. 8(a)] eliminates this discontinuity by adjusting the bit weight or digital gain of the encoder, which realigns the ADC's sub-ranges but does not remove the slope error of the input-output transfer. In contrast, analog error correction [Fig. 8(b)] resolves gain error in the analog domain where it arises. As a result, it eliminates the slope error and thereby also removes the jumps.

In this design, an analog gain correction approach is adopted by tuning the amplifier's bias current as discussed in Section IV-C. Since the detected error of a pipelined stage is affected by the errors of succeeding stages, the calibration



Fig. 9. Convergence of a single-stage gain calibration.



Fig. 10. Die photograph.

starts from the back end of the ADC and progresses toward the first stage. To calibrate a particular stage, the residue amplifier's gain error is detected using the split-ADC technique, which is continuously running in the background. If its gain deviates from the desired value, its bias current is adjusted until the correct gain is reached.

Fig. 9 illustrates the convergence of a single-stage gain calibration. Consider an initial bias current  $I_{B1}$  that results in a gain of  $G_{eff1}$ . Since the digital gain of the encoder is set to 2, this results in a gain error  $\varepsilon_1$ , which is digitally detected by the split-ADC technique. The polarity of  $\varepsilon_1$  indicates whether the bias current needs to be increased or decreased. Since the gain is lower than 2 in this case, the bias current is increased to  $I_{B2}$ . Consequently, the amplifier's gain also increases from  $G_{eff1}$  to  $G_{eff2}$ , resulting in a smaller gain error  $\varepsilon_2$ . By following similar steps for a couple of iterations and tuning the bias current appropriately,  $G_{eff} = 2$  can be obtained. Since the bias current is only used to achieve the desired gain, there is no additional power penalty associated with this gain correction approach.

#### VI. MEASUREMENT RESULTS

The prototype ADC was fabricated in a 40-nm digital CMOS process and occupies about 0.76 mm<sup>2</sup> (Fig. 10). The ADC's full signal range is 1.5 V<sub>pp-diff</sub> with a 1-V supply. Fig. 11 shows the measured spectra of  $32 \times$  decimated ADC output data at  $F_S = 53$  MS/s with a 25.7-MHz input signal, before and after gain calibration. The split-ADC difference signal is shown in Fig. 12 with 12-bit resolution. Since the calibration of different stages



Fig. 11. Measured 32× decimated ADC output spectra for  $F_{IN} = 25.7$  MHz and  $F_S = 53$  MS/s.



Fig. 12. Split-ADC difference signal before and after the gain calibration.



Fig. 13. INL and DNL after the gain calibration.

is deterministic and orthogonal, convergence is reached in 12000 clock cycles. As expected, the ADC's performance improves significantly after gain calibration, achieving 66dB signal-to-noise-plus-distortion-ratio (SNDR) and 77.3-dB spurious-free dynamic range (SFDR). The higher order harmonics in the spectra are most likely due to ISI on the

|                                               | Shin<br>JSSC<br>2014 [3] | Kim<br>JSSC<br>2012 [4] | Boo<br>JSSC<br>2015 [7] | Oh<br>JSSC<br>2014 [8] | Panigada<br>JSSC<br>2009 [14] | Sehgal<br>JSSC<br>2015 [16] | Miyahara<br>JSSC<br>2014 [25] | This<br>work      |
|-----------------------------------------------|--------------------------|-------------------------|-------------------------|------------------------|-------------------------------|-----------------------------|-------------------------------|-------------------|
| Technology                                    | 55nm                     | 90nm                    | 65nm                    | 0.13µm                 | 90nm                          | 40nm                        | 0.18µm                        | 40nm              |
| Number of calibration cycles                  | -                        | $2.2 \times 10^4$       | -                       | -                      | $2 \times 10^9$               | $7 	imes 10^4$              | $3.2 \times 10^4$             | $1.2 \times 10^4$ |
| Clock frequency $F_s$ (MS/s)                  | 200                      | 30                      | 250                     | 70                     | 100                           | 195                         | 60                            | 53                |
| Supply voltage (V)                            | 1.1                      | 1.2                     | 1.2                     | 1.3                    | 1.2 / 1                       | 1                           | 1.6                           | 1                 |
| SNDR at Nyquist (dB)                          | 63.2                     | 64.5                    | 65.7                    | 65.2                   | 68.8                          | 64.8                        | 73.3                          | 66                |
| Total power (mW)<br>≻ FoM at Nyquist (dB)     | 30.7<br>158.3            | 2.95<br>161.6           | 49.7<br>159.7           | 6.38<br>162.6          | 130<br>154.7                  | 53<br>157.5                 | 67.8<br>159.7                 | 9<br>160.7        |
| Clock power (mW)<br>≻ Clock power/Total power | -                        | 0.54<br>18%             | 7.2<br>14%              | 1.02<br>16%            | 20<br>15%                     | 18<br>34%                   | 18<br>26%                     | 6.2<br>69%        |
| Analog power (mW)<br>> FoM at Nyquist (dB)    | -                        | 2.09<br>163.1           | 42.5<br>160.4           | 5.36<br>163.3          | 93<br>156.1                   | 35<br>159.3                 | 39<br>162.2                   | 2.8<br>165.8      |

80

TABLE I PERFORMANCE SUMMARY AND COMPARISON TABLE

 $FoM = SNDR + 10 \log_{10} (Bandwidth / Power)$ 



SNDR, SNR, THD and SFDR (dB) -SFDR 65 20 35 50 65 80 95 110 Clock Frequency, F<sub>S</sub> (MS/s)

 $F_{IN} \approx F_S/2$ 

Fig. 14. Measured ADC performance versus input frequency at a clock speed of 53 MS/s.

reference voltages, as will be discussed later on in this section. Fig. 13 shows the ADC's INL (-0.7/+0.6 LSB)and DNL (-0.24/+0.14 LSB) after gain calibration. The INL profile indicates the existence of both sub-ranging and full-scale distortion, which is mainly caused by ISI or signaldependent references. The finite linearity and residual gain error of the amplifiers will also contribute to these sub-ranging INL errors, but to a lesser extent.

Fig. 14 shows the ADC's measured performance at  $F_S = 53$  MS/s as the frequency of the input signal is swept. Over the entire range, the ADC's SNDR is better than 65 dB. In addition, the ADC's performance at various clock frequencies is shown in Fig. 15 for near-Nyquist input signals. The performance degradation with increased  $F_S$  is due to the signal dependence of the ADC's reference voltage  $V_{\text{REF}}$ . At higher clock speeds, more signal-dependent charge is drawn from the

Measured ADC performance versus clock frequency with input Fig. 15. signal close to Nyquist.

on-chip reference capacitor  $C_{\text{REF}}$ . Because of this, reference voltage  $V_{\text{REF}}$  varies with the input signal, causing ISI and degrading linearity. A larger reference capacitor  $C_{\text{REF}}$  could mitigate this or, instead, the large chip area consumed by  $C_{\text{REF}}$ could be traded for an on-chip reference buffer that settles within 1 clock cycle, at the cost of extra power dissipation. Despite this ISI effect, the ADC achieves better than 64-dB SNDR with near-Nyquist inputs up to  $F_S = 106$  MS/s.

The results of an amplitude sweep for near-Nyquist input signals at  $F_S = 53$  MS/s are shown in Fig. 16. As expected, the ADC's SNR improves as the signal amplitude  $(V_{IN})$  increases. Its SNDR also improves until the signal becomes large enough to degrade the linearity. Note that the curves of SFDR and total harmonic distortion (THD) versus  $V_{IN}$  experience a dip around -9 dBFS. This is due to the fact that for small input signals

+SNDR

SNR

THD



Fig. 16. Measured ADC performance as a function of input amplitude.

 $(V_{\rm IN} < \text{stage-1 comparator threshold } V_{C,\text{th}})$ , stage-1 residue signal is always in the mid-subrange. Therefore, no sub-range transitions take place, and so the corresponding transition jumps do not occur. As  $V_{\rm IN}$  becomes larger, the residue signal of stage-1 spans all three sub-ranges, causing jumps at the subrange transitions (due to gain error) and degraded linearity. However, when  $V_{\rm IN}$  becomes even larger, these errors become relatively small, thus leading to improved linearity (i.e., SFDR and THD).

Excluding off-chip references, the ADC dissipates 9:2.8 mW analog power and 6.2-mW clock power. The rather large clock power is due to the reuse of a clock generator originally intended for operation at 1 GS/s [16]. The proposed residue amplifiers dissipate only 0.83 mW, which is 30% of the analog power and 9% of the overall ADC power.

Table I gives the performance summary and a comparison with state-of-the-art pipelined ADCs. Compared to [4], [14], [16], and [25], the proposed design requires the least number of calibration clock cycles, due to the use of the split-ADC technique and the fact that no nonlinearity correction is required. Mainly due to the high clock power, the ADC's overall power efficiency is only in line with the state-of-the-art. However, the proposed residue amplifier results in a significant reduction in its analog power. Compared to [16] which describes a similar ADC with a different residue amplifier, this paper achieves  $4 \times$  better analog power efficiency. Compared to the other designs in Table I, it achieves a  $1.8 \times$  improvement in analog power efficiency.

#### VII. CONCLUSION

A proof-of-concept pipelined split-ADC is fabricated in 40-nm CMOS that utilizes four main techniques to achieve both an excellent analog power efficiency and negligible calibration power dissipation.

- A class-AB residue amplifier with a split-capacitor biasing technique is proposed. It sets the biasing of the NMOS and PMOS transistors independently of each other, eliminating additional level-shifting capacitors as well as their power penalty.
- Linearity is ensured by biasing the amplifier's transistors in the strong-inversion saturation region and applying some feedback.



Fig. 17. Additional noise sources due to level-shifting capacitors  $C_{LS}$ .

- 3) Incomplete settling is used to improve the amplifier's power efficiency.
- 4) Amplifier gain error is corrected by tuning its bias current, thus significantly reducing the calibration power.

The ADC achieves an SNDR/SFDR of 66/77.3 dB with near-Nyquist input at 53 MS/s clock speed and dissipates 9-mW power, of which the residue amplifiers consume only 0.83 mW.

# APPENDIX A LIMITATIONS OF USING EXTRA LEVEL-SHIFTING CAPACITORS

As discussed in Section II-A, the use of explicit levelshifting capacitors  $C_{LS}$ : 1) introduces kT/C noise; 2) attenuates the input signal; and 3) reduces the amplifier's feedback factor  $\beta$ . In this appendix, an analytical approach is used to explain each of these effects and a comparison is made with the proposed design.

#### A. Noise

The level-shifting capacitors  $C_{LS}$  sample kT/C noise at the end of the sampling phase  $\Phi_1$ , similar to the sampling  $C_S$  and feedback  $C_F$  capacitors (Fig. 17). During the amplification phase  $\Phi_2$ , these noise sources transfer to the amplifier output. Neglecting the amplifier's finite bandwidth and loop gain, the overall integrated output noise power at the end of the amplification phase  $\Phi_2$  can be expressed as

$$P_{\text{noise}} = \frac{kT}{C_S} \left(\frac{C_S}{C_F}\right)^2 + \frac{kT}{C_F} + \gamma \frac{kT}{C_L} \left(\frac{1}{\beta}\right) + 2\frac{kT}{C_{\text{LS}}} \left(\frac{1}{2\beta}\right)^2.$$
(5)

The last term in (5) is the noise contribution due to the two level-shifting capacitors  $C_{\rm LS}$ , where  $(1/2\beta)$  represents the gain of each  $kT/C_{\rm LS}$  noise source from the NMOS or PMOS gate to the amplifier output. To reduce this noise contribution, the  $C_{\rm LS}$  capacitor size must be increased. The proposed design, however, completely removes this additional noise contribution by eliminating  $C_{\rm LS}$  capacitors and instead uses a split-capacitor technique (Section II-A) to perform the level-shifting operation.



Fig. 18. Input signal and feedback factor attenuation for (a) additional capacitor level shifters  $C_{\rm LS}$  and (b) proposed level-shifting solution.

#### B. Signal Attenuation

The input signal has to pass through  $C_{LS}$  capacitors to drive the NMOS and PMOS transistor gates. Hence,  $C_{LS}$  capacitors need to be significantly larger than the amplifier's gate-source capacitance ( $C_{GS}$ ) to avoid signal attenuation. Note that even if an ideal level shifter is used, there is always signal attenuation from the input of the amplifier ( $V_{IN}$ ) to the transistor gate ( $V_G$ ) because of finite  $C_{GS}$  capacitance. Hence, to analyze the effect of additional  $C_{LS}$  capacitors, the signal attenuation ( $\alpha$ ) is calculated from the virtual ground node ( $V_X$ ) of the amplifier [Fig. 18(a)] to the transistor gate ( $V_G$ ) as follows:

$$\alpha = 1 - \frac{V_G}{V_X} = \frac{C_P + C_{\rm GS}}{C_{\rm LS} + C_P + C_{\rm GS}} \tag{6}$$

where  $C_P$  is the parasitic capacitance due to  $C_{\text{LS}}$  capacitor. In contrast, the proposed design [Fig. 18(b)] does not lose signal from the virtual ground node to the transistor gate  $(V_G = V_X)$  as there is no extra level-shifting capacitors  $C_{\text{LS}}$ .

#### C. Reduction in Feedback Factor

Although increasing  $C_{\text{LS}}$  capacitor size reduces noise and signal attenuation, it adds more parasitic capacitance  $C_P$  at the virtual ground node [Fig. 18(a)]. Thus, the amplifier's feedback factor reduces, degrading its bandwidth and loop gain. The feedback factor  $\beta$  of the amplifier is given by

$$\beta = C_F / (C_S + C_F + 2C_X) \tag{7}$$

where  $C_X$  is the equivalent capacitance looking into the level shifters, as shown in Fig. 18. Note that parasitic capacitances from the sampling and feedback capacitors are not considered as they are similar in both cases. For the class-AB amplifier with capacitor level shifters [Fig. 18(a)],  $C_X$  is considerably larger due to the added parasitic capacitance  $C_P$  as follows:

$$C_X = \frac{C_{\rm LS}(C_P + C_{\rm GS})}{C_{\rm LS} + C_P + C_{\rm GS}} + C_P.$$
 (8)

The proposed class-AB amplifier exhibits a higher feedback factor  $\beta$  since capacitance  $C_X$  is the same as the amplifier's gate–source capacitance  $C_{\text{GS}}$ , i.e.,  $C_X = C_{\text{GS}}$ .



Fig. 19. (a) Negative feedback amplifier. (b) Splitting the amplifier in half. (c) Disconnecting the virtual ground nodes.

# APPENDIX B GAIN ERROR AND DNL DUE TO SPLIT-CAPACITOR MISMATCH

Consider the simple inverting amplifier shown in Fig. 19(a). To simplify the discussion, the effect of its finite loop gain and bandwidth is ignored. Fig. 19(b) shows the circuit of Fig. 19(a) split into two half circuits, where *m* is introduced to analyze the effect of mismatch between the two half circuits. (m = 0 indicates no mismatch.) Disconnecting the virtual ground nodes of the two split amplifiers allows them to have independent input bias ( $V_{BN}$  and  $V_{BP}$ ), as shown in Fig. 19(c). The circuit in Fig. 19(c) is a model of the proposed split-capacitor technique that biases the amplifier's NMOS and PMOS sides without using additional level shifters. If the split capacitors are perfectly matched (m = 0), then the amplifiers in Fig. 19(b) and (c) will behave in the same way.

Introducing a mismatch (m) in split capacitors does not cause gain error in the amplifier of Fig. 19(b), assuming that the overall capacitance is still the same. However, it will result in a gain error for the amplifier of Fig. 19(c) as the virtual ground nodes are not connected. Using the principle of superposition, gain G of the amplifier of Fig. 19(c) can be derived as follows:

$$G = -\frac{C_S}{C_F} \left( 1 - \left(\frac{m}{2}\right)^2 \times \frac{C_S}{C_S + C_F} \right). \tag{9}$$

The relative error in gain ( $\varepsilon_{ge}$ ) is given by

$$\varepsilon_{\rm ge} = \left(\frac{m}{2}\right)^2 \times \frac{C_S}{C_S + C_F}.$$
 (10)

Since the effect of mismatch between the two half circuits is quadratic [as can be seen in (10)] and *m* is much smaller than 1, the resulting gain error  $\varepsilon_{ge}$  is negligible. However, because of this gain error, there could be jump (DNL) or missing code in the ADC transfer. The magnitude of DNL depends on gain error  $\varepsilon_{ge}$  as well as the number of bits yet to be resolved from the back end ( $B_{back end}$ ), and can be approximated as follows:

DNL (due to gain error) = 
$$\varepsilon_{ge} \times 2^{B_{\text{backend}}}$$
. (11)



Fig. 20. Simulated gain error and DNL because of split-capacitor mismatch.



Fig. 21. Differential pairs with (a) tail current source and (b) grounded source nodes.

Fig. 20 shows the simulated gain error and DNL due to the mismatch (*m*) in split capacitors, assuming that  $B_{\text{backend}} = 11$  bits. In 40-nm CMOS technology, it is quite straightforward to achieve better than 1% matching for sub-picofarad capacitors. However, even if the mismatch is 5%, the resulting gain error will still be around 0.05% and the DNL will be less than 1 LSB. Therefore, the mismatch in the split capacitors does not limit the performance of the ADC. Moreover, this design uses gain calibration to correct the residue amplifier gain error and hence removes the DNL caused by it.

# APPENDIX C V–I CHARACTERISTICS OF CLASS-A AND CLASS-AB DIFFERENTIAL PAIRS

Fig. 21 shows class-A and class-AB differential pairs, which are biased in the strong-inversion saturation region. In this Appendix, the V-I transfer of both the input pairs is analyzed to compare their linearity or large signal behavior. To simplify the analysis, a quadratic V-I characteristic is assumed for the MOSFETs. For both pairs, the differential output current changes with the input voltage as follows:

$$I_{\text{DIFF}} = I_1 - I_2 = \frac{\beta_n}{2} [(V_{\text{GS1}} - V_{\text{th}})^2 - (V_{\text{GS2}} - V_{\text{th}})^2] \quad (12)$$

where  $\beta_n = \mu_n C_{\text{ox}}(W/L)$ , and  $V_{\text{th}}$  is the threshold voltage of the transistor. Assuming  $P = V_{\text{GS1}} - V_{\text{th}}$  and  $Q = V_{\text{GS2}} - V_{\text{th}}$ ,



Fig. 22. V-I characteristics of the two differential pairs.

(12) can be rewritten as

$$I_{\text{DIFF}} = \frac{\beta_n}{2} [P^2 - Q^2] = \frac{\beta_n}{2} (P + Q)(P - Q)$$
$$\Rightarrow I_{\text{DIFF}} = \frac{\beta_n}{2} (P + Q) V_I \tag{13}$$

where  $(P - Q) = V_I$  is the differential input voltage. Now, the expression of (P + Q) for both the input pairs needs to be derived.

For the class-A differential pair with a tail current source [Fig. 21(a)], the sum of the currents  $(I_1 + I_2)$  is equal to tail current  $I_{\text{tail}}$  as follows:

$$I_{\text{tail}} = I_1 + I_2 = \frac{\beta_n}{2} [P^2 + Q^2]$$
  

$$\Rightarrow I_{\text{tail}} = \frac{\beta_n}{2} \left[ \frac{(P+Q)^2}{2} + \frac{(P-Q)^2}{2} \right]$$
  

$$\Rightarrow (P+Q) = \sqrt{\frac{4I_{\text{tail}}}{\beta_n} - V_I^2}.$$
(14)

Substituting the expression of (P + Q) from (14) into (13) results in

$$I_{\text{DIFF}} = \frac{1}{2} \beta_n V_I \sqrt{\frac{4I_{\text{tail}}}{\beta_n} - V_I^2}.$$
 (15)

Taylor series expansion of (15) indicates third and higher order harmonics in the differential output current  $I_{\text{DIFF}}$ , whereas individual MOSFET currents contain only second-order harmonic component. This is because the source nodes of the input transistors (i.e., the drain of the tail current source) vary nonlinearly with the input signal.

For the class-AB differential pair, the source nodes are connected to the ground instead of a current source [Fig. 21(b)]. So, the sum (P + Q) can be expressed as

$$(P+Q) = \left(V_{\rm BN} + \frac{V_I}{2} - V_{\rm th}\right) + \left(V_{\rm BN} - \frac{V_I}{2} - V_{\rm th}\right) = 2(V_{\rm BN} - V_{\rm th})$$
(16)

where both the biasing voltage  $V_{BN}$  and threshold voltage  $V_{th}$  are constants. Consequently, the sum (P + Q) is also a constant and the output current  $I_{DIFF}$  changes linearly with input voltage  $V_I$  as follows:

$$I_{\text{DIFF}} = \beta_n V_I (V_{\text{BN}} - V_{\text{th}}). \tag{17}$$

The above discussion shows analytically that the differential pair with grounded source nodes (i.e., class-AB amplifier) is more linear than that with a tail current source (i.e., class-A amplifier). Fig. 22 graphically illustrates this by plotting the differential output current as a function of the differential input voltage. The same bias current is considered for both the amplifiers. Since the current in a class-A amplifier is limited by the tail current source, the output current experiences a large error as the input voltage is increased. The linear range of the amplifier can be widened by increasing tail current  $I_{tail}$ , i.e., at the expense of power dissipation. In contrast, the output current and so is more linear than a differential pair with a tail current source for the same power dissipation.

#### REFERENCES

- I. Ahmed, J. Mulder, and D. A. Johns, "A low-power capacitive charge pump based pipelined ADC," *IEEE J. Solid-State Circuits*, vol. 45, no. 5, pp. 1016–1027, May 2010.
- [2] L. Brooks and H.-S. Lee, "A 12b, 50 MS/s, fully differential zerocrossing based pipelined ADC," *IEEE J. Solid-State Circuits*, vol. 44, no. 12, pp. 3329–3343, Dec. 2009.
- [3] S.-K. Shin et al., "A 12 bit 200 MS/s zero-crossing-based pipelined ADC with early sub-ADC decision and output residue background calibration," *IEEE J. Solid-State Circuits*, vol. 49, no. 6, pp. 1366–1382, Jun. 2014.
- [4] J. K.-R. Kim and B. Murmann, "A 12-bit, 30-MS/s, 2.95-mW pipelined ADC using single-stage class-AB amplifiers and deterministic background calibration," *IEEE J. Solid-State Circuits*, vol. 47, no. 9, pp. 2141–2151, Sep. 2012.
- [5] M. Fan, J. Ren, Y. Guo, Y. Li, F. Ye, and N. Li, "A novel operational amplifier for low-voltage low-power SC circuits," in *Proc. IEEE Int. Symp. Circuits Syst. (ISCAS)*, May 2009, pp. 2289–2292.
- [6] Y. Chae and G. Han, "Low voltage, low power, inverter-based switchedcapacitor delta-sigma modulator," *IEEE J. Solid-State Circuits*, vol. 44, no. 2, pp. 458–472, Feb. 2009.
- [7] H. H. Boo, D. S. Boning, and H.-S. Lee, "A 12b 250 MS/s pipelined ADC with virtual ground reference buffers," *IEEE J. Solid-State Circuits*, vol. 50, no. 12, pp. 2912–2921, Dec. 2015.
- [8] T. Oh, H. Venkatram, and U.-K. Moon, "A time-based pipelined ADC using both voltage and time domain information," *IEEE J. Solid-State Circuits*, vol. 49, no. 4, pp. 961–971, Apr. 2014.
- [9] F. van der Goes et al., "A 1.5 mW 68 dB SNDR 80 Ms/s 2× interleaved pipelined SAR ADC in 28 nm CMOS," *IEEE J. Solid-State Circuits*, vol. 49, no. 12, pp. 2835–2845, Dec. 2014.
- [10] L. Yu, M. Miyahara, and A. Matsuzawa, "A 9-bit 1.8 GS/s 44 mW pipelined ADC using linearized open-loop amplifiers," *IEEE J. Solid-State Circuits*, vol. 51, no. 10, pp. 2210–2221, Oct. 2016.
- [11] N. Dolev, M. Kramer, and B. Murmann, "A 12-bit, 200-MS/s, 11.5-mW pipeline ADC using a pulsed bucket brigade front-end," in *Proc. Symp. VLSI Circuits*, Jun. 2013, pp. C98–C99.
- [12] J. Mulder et al., "An 800MS/S 10b/13b receiver for 10GBASE-T Ethernet in 28nm CMOS," in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, Feb. 2015, pp. 1–3.
- [13] C. R. Grace, P. J. Hurst, and S. H. Lewis, "A 12-bit 80-MSample/s pipelined ADC with bootstrapped digital calibration," *IEEE J. Solid-State Circuits*, vol. 40, no. 5, pp. 1038–1046, May 2005.
- [14] A. Panigada and I. Galton, "A 130 mW 100 MS/s pipelined ADC with 69 dB SNDR enabled by digital harmonic distortion correction," *IEEE J. Solid-State Circuits*, vol. 44, no. 12, pp. 3314–3328, Dec. 2009.

- [15] E. Iroaga and B. Murmann, "A 12-bit 75-MS/s pipelined ADC using incomplete settling," *IEEE J. Solid-State Circuits*, vol. 42, no. 4, pp. 748–756, Apr. 2007.
- [16] R. Sehgal, F. van der Goes, and K. Bult, "A 12 b 53 mW 195 MS/s pipeline ADC with 82 dB SFDR using split-ADC calibration," *IEEE J. Solid-State Circuits*, vol. 50, no. 7, pp. 1592–1603, Jul. 2015.
- [17] J. McNeill, M. C. W. Coln, and B. J. Larivee, "Split ADC' architecture for deterministic digital background calibration of a 16-bit 1-MS/s ADC," *IEEE J. Solid-State Circuits*, vol. 40, no. 12, pp. 2437–2445, Dec. 2005.
- [18] J. Li and U.-K. Moon, "Background calibration techniques for multistage pipelined ADCs with digital redundancy," *IEEE Trans. Circuits Syst. II, Analog Digit. Signal Process.*, vol. 50, no. 9, pp. 531–538, Sep. 2003.
- [19] H. Adel, M.-M. Louerat, and M. Sabut, "Fast split background calibration for pipelined ADCs enabled by slope mismatch averaging technique," *Electron. Lett.*, vol. 48, no. 6, pp. 318–320, Mar. 2012.
- [20] M. S. Akter, R. Sehgal, F. van der Goes, and K. Bult, "A 66 dB SNDR pipelined split-ADC using class-AB residue amplifier with analog gain correction," in *Proc. IEEE ESSCIRC*, Sep. 2015, pp. 315–318.
- [21] B. Murmann and B. E. Boser, "A 12-bit 75-MS/s pipelined ADC using open-loop residue amplification," *IEEE J. Solid-State Circuits*, vol. 38, no. 12, pp. 2040–2050, Dec. 2003.
- [22] A. N. Karanicolas, H.-S. Lee, and K. L. Barcrania, "A 15-b 1-Msample/s digitally self-calibrated pipeline ADC," *IEEE J. Solid-State Circuits*, vol. 28, no. 12, pp. 1207–1215, Dec. 1993.
- [23] B. Razavi and B. D. Sahoo, "A 12-bit 200-MHz CMOS ADC," *IEEE J. Solid-State Circuits*, vol. 44, no. 9, pp. 2366–2380, Sep. 2009.
- [24] U.-K. Moon and B.-S. Song, "Background digital calibration techniques for pipelined ADCs," *IEEE Trans. Circuits Syst. II, Analog Digit. Signal Process.*, vol. 44, no. 2, pp. 102–109, Feb. 1997.
- [25] Y. Miyahara et al., "A 14b 60 MS/s pipelined ADC adaptively cancelling opamp gain and nonlinearity," *IEEE J. Solid-State Circuits*, vol. 49, no. 2, pp. 416–425, Feb. 2014.
- [26] D. J. Huber, R. J. Chandler, and A. A. Abidi, "A 10b 160MS/s 84mW 1V subranging ADC in 90nm CMOS," in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, Feb. 2007, pp. 454–615.
- [27] K. Bult and H. Wallinga, "A class of analog CMOS circuits based on the square-law characteristic of an MOS transistor in saturation," *IEEE J. Solid-State Circuits*, vol. SSC-22, no. 3, pp. 357–365, Jun. 1987.



**Md Shakil Akter** received the B.Sc. degree in electrical and electronics engineering from the Bangladesh University of Engineering and Technology, Dhaka, Bangladesh, in 2009, and the M.Sc. degree in microelectronics from the Delft University of Technology, Delft, The Netherlands, in 2012, where he is currently pursuing the Ph.D. degree in collaboration with Broadcom Netherlands B.V., Bunnik, The Netherlands.

In 2011, he joined Broadcom Netherlands B.V, as an Intern, where he has been a Senior IC Design

Engineer since 2012 and is involved in the analog and mixed-signal circuit design for physical layer products.



**Rohan Sehgal** received the B.E. degree in electronics and communication engineering from the University of Delhi, Delhi, India, in 2007, and the M.Sc. (*cum laude*) degree in microelectronics from Delft University of Technology, Delft, The Netherlands, in 2010.

He has held internship positions in Bioelectronics Group at Delft University of Technology in 2007, and Broadcom, Bunnik, The Netherlands, in 2009. Between 2010 and 2015, he worked at Broadcom Netherlands as a doctoral candidate in collaboration

with Delft University of Technology. Since 2016, he has been working as a Senior Design Engineer at Broadcom Netherlands in the field of analog and mixed-signal circuit design for communication applications.



**Frank van der Goes** was born in The Netherlands. He received the M.Sc. and Ph.D. degrees from the Delft University of Technology in 1990 and 1996 respectively.

From 1996 to 1999, he was with Philips Research, Eindhoven, The Netherlands, where he worked on analog signal processing for radio applications. He joined Broadcom, Bunnik, The Netherlands, in 1999, where he has been involved in analog and mixedsignal IC design. He holds more than 25 U.S. patents, is co-recipient of the Jan Van Vessem Best

European Paper Award and was the recipient of the Distinguished Technical Paper award at ISSCC2014.



Kofi A. A. Makinwa (M'97–SM'05–F'11) received the B.Sc. and M.Sc. degrees from Obafemi Awolowo University, Ife, Nigeria, in 1985 and 1988, respectively, the M.E.E. degree from the Philips International Institute, Eindhoven, The Netherlands, in 1989, and the Ph.D. degree from Delft University of Technology, Delft, The Netherlands, in 2004.

From 1989 to 1999, he was a Research Scientist with Philips Research Laboratories, Eindhoven, The Netherlands, where he worked on interactive displays and digital recording systems. In 1999, he

joined the Delft University of Technology, where he is currently an Antoni van Leeuwenhoek Professor and Head of the Microelectronics Department. He has authored 15 books and over 250 technical papers, and holds 26 patents. His research interests include the design of mixed-signal circuits, sensor interfaces and smart sensors.

Dr. Makinwa is the Analog Subcommittee Chair of the International Solid-State Circuits Conference (ISSCC). He is also on the program committees of the VLSI Symposium, the European Solid-State Circuits Conference (ESSCIRC), and the Advances in Analog Circuit Design (AACD) workshop. He has served as a Guest Editor of the *Journal of Solid-State Circuits* (JSSC) and has been a Distinguished Lecturer and elected AdCom member of the IEEE Solid-State Circuits Society. For his doctoral research, he received the 2005 Simon Stevin Gezel Award from the Dutch Technology Foundation. At the 60th anniversary of ISSCC, he was recognized as a top-10 contributor. He is a co-recipient of 15 best paper awards from the JSSC, ISSCC, VLSI, ESSCIRC and Transducers, among others. He is a member of the Royal Netherlands Academy of Arts and Sciences and a member of the editorial board of the PROCEEDINGS OF THE IEEE.



Klaas Bult (M'91–SM'09–F'14) received the M.Sc. and the Ph.D. degree from Twente University in 1984 and 1988, respectively.

From 1988 to 1994 he was a Research Scientist at Philips Research Labs, where he worked on analog CMOS building blocks, mainly for application in video and audio systems. In 1993-1994 he was also a part-time Professor at Twente University. From 1994 to 1996 he was an Associate Professor at UCLA, where he worked on analog and RF circuits for mixed-signal applications. In the same period,

he was also a consultant with Broadcom Corporation, Los Angeles, CA, USA, and later in Irvine, CA, during which time he started the Analog Design Group at Broadcom. In 1996 he joined Broadcom full-time as a Director, responsible for analog and RF circuits for embeddeed applications in broadband communication systems. In 1999 he became a Sr. Director and started Broadcom's Design Center in Bunnik, The Netherlands. In 2005 he was appointed Vice President and CTO of Central Engineering. As of 2016 he is an independent consultant in analog IC design, operating from The Netherlands.

Dr. Bult is an author of more than 60 international publications and holds more than 60 issued U.S. patents. He is a Broadcom Fellow, an IEEE Fellow, was awarded the Lewis Winner Award for outstanding conference paper on ISSCC 1990, 1992 and 1997, was co-recipient of the Jan Van Vessem Best European Paper Award at ISSCC 2004 and the Distinguished Paper Award of ISSCC 2014. He was also awarded the ISSCC Best Evening Panel Award in 1997 and 2006 and the Best Forum Speaker Award at ISSCC 2011. He has served more than 12 years on the ISSCC Technical Program Committee, 18 years on the ESSCIRC Technical Program Committee and 7 years as a member of the ESSCIRC/ESSDERC Steering Committee.