

**Delft University of Technology** 

## The growth of carbon nanotubes on electrically conductive ZrN support layers for throughsilicon vias

Vollebregt, S; Banerjee, S; Tichelaar, FD; Ishihara, R

DOI 10.1016/j.mee.2016.01.034

**Publication date** 2016 **Document Version** Final published version

Published in Microelectronic Engineering

### Citation (APA)

Vollebregt, S., Banerjee, S., Tichelaar, FD., & Ishihara, R. (2016). The growth of carbon nanotubes on electrically conductive ZrN support layers for through-silicon vias. *Microelectronic Engineering*, *156*, 126-130. https://doi.org/10.1016/j.mee.2016.01.034

#### Important note

To cite this publication, please use the final published version (if applicable). Please check the document version above.

Copyright Other than for strictly personal use, it is not permitted to download, forward or distribute the text or part of it, without the consent of the author(s) and/or copyright holder(s), unless the work is under an open content license such as Creative Commons.

#### Takedown policy

Please contact us and provide details if you believe this document breaches copyrights. We will remove access to the work immediately and investigate your claim.



Contents lists available at ScienceDirect

# Microelectronic Engineering



journal homepage: www.elsevier.com/locate/mee

# The growth of carbon nanotubes on electrically conductive ZrN support layers for through-silicon vias



# Sten Vollebregt<sup>a,\*</sup>, Sourish Banerjee<sup>a,</sup>1, Frans D. Tichelaar<sup>b</sup>, Ryoichi Ishihara<sup>a</sup>

<sup>a</sup> Delft University of Technology, Else Kooi Laboratory, Faculty of Electrical Engineering, Mathematics and Computers Science, Laboratory of Electronic Components, Technology and Materials, Feldmannweg 17, 2628 CT Delft, The Netherlands

<sup>b</sup> Delft University of Technology, Kavli Institute of Nanoscience, Faculty of Applied Physics, National Centre for High Resolution Electron Microscopy, Lorentzweg 1, 2628 CJ Delft, The Netherlands

#### ARTICLE INFO

Article history: Received 17 June 2015 Received in revised form 19 January 2016 Accepted 25 January 2016 Available online 29 January 2016

Keywords: Carbon nanotubes Chemical vapour deposition Vertical interconnects Through silicon vias

#### ABSTRACT

State-of-the-art Cu-based through-silicon vias (TSVs) suffer from filling difficulties and reliability concerns. Carbon nanotubes (CNTs) are an attractive alternative filler material for TSV due to their high aspect ratio, attractive mechanical and thermal properties and high current carrying capability. However, so far tall enough CNT could only be grown on electrically insulating layers, limiting their electrical applications. In this work we demonstrate and investigate the growth of CNT with aspect ratios up to 30 on electrically conductive ZrN layers. This was used to fabricate the first CNT TSV devices which are contacted on both sides of the bundle by metal thin-films, instead of probe needles, which were subsequently electrically characterised.

© 2016 Elsevier B.V. All rights reserved.

#### 1. Introduction

Three-dimensional (3D) integration has been suggested as a technique to reduce the delay and power losses of interconnects in very large-scale integration by allowing shorter wires to be routed between logic cells. Furthermore, this technique can be used to integrate different semiconductor technologies into a single package, for instance combining sensors and their read-out electronics fabricated in two different active layers [1,2]. Through-silicon vias (TSVs) are an essential component for 3D integration using die or wafer stacking [3]. With traditional wire bonding the number of connections between two stacked dies is limited to the periphery, while TSV can be used to connect the different active layers virtually anywhere over the die. TSV technology recently led to commercial applications in, for instance, stacked memory cells for large-scale computing [4].

Current TSV technology uses electroplated Cu as metal filler in combination with deep reactive ion etching (DRIE) to fabricate the throughsilicon holes. In a conventional CMOS process the TSVs are fabricated after the logic circuits. This means that, in order to reach the back-side of the wafer or die, the holes have to be etched through the layer containing the active devices. Due to the limited aspect ratio (AR) of DRIE, and especially to ensure void-free Cu electroplating, much of the device area is lost to reserve space for these Cu TSV. This issue is partly resolved by wafer thinning to allow for smaller vias, however, this results in fragile wafers which complicate handling. Another issue with Cu as filler metal is the mismatch in the thermal expansion coefficient with Si which gives rise to stress. This introduces additional failure mechanisms in the back-end metal stack and influences the performance of nearby transistors, thus requiring a large exclusion zone [5]. Finally, Cu is a contaminant for the front-end and, therefore, requires effective diffusion barriers around the TSV in order to prevent contamination of the electronic devices on the chip.

Carbon nanotubes (CNTs) are an attractive candidate for replacing Cu for TSV. Due to their bottom-up nature in fabrication much higher aspect ratios are envisioned [6]. Moreover, CNT bundles have been shown to have sponge-like mechanical behaviour [7], have a low thermal expansion coefficient [8], current carrying capacity up to 10<sup>9</sup> A/cm<sup>2</sup> [9], and high thermal conductivity up to 3500 W/mK [10]. Finally, according to recent models [11,12], CNT can outperform Cu in terms of electrical performance for TSV applications. High aspect ratio CNT on electrically conductive substrates are also of interest for microelectromechanical systems [13] and super-capacitors [14,15].

In order to grow CNT, chemical vapour deposition is performed in combination with a nm-thin metal catalyst which breaks up into small nanoparticles upon heating. In order for this catalyst layer to successfully break-up into nanoparticles, and prevent diffusion into the Si, a support layer is required. An issue with current CNT TSV is that as support material only  $Al_2O_3$  [6,16,17] or  $SiO_2$  [18] has been used. Both are electrical insulators. While it has been demonstrated that it is possible to contact the CNT through  $<2 \text{ nm } Al_2O_3$  layers [19], this will result in a relatively high ohmic contact to the CNT as tunnelling will be the electrical

<sup>\*</sup> Corresponding author.

E-mail address: s.vollebregt@tudelft.nl (S. Vollebregt).

<sup>&</sup>lt;sup>1</sup> Present address: University of Twente, Semiconductor Components group, MESA + Institute for Nanotechnology, Hallenweg 15, 7522 NB, Enschede, The Netherlands.

transport mechanism. Although growth on metal support layers like TiN [20,21] or  $CoSi_2$  [22] has been demonstrated, to the best of our knowledge, no CNT growth over 100  $\mu$ m on conductive layers has been reported. Generally, the growth stops after several tens of  $\mu$ m. Thi is likely due to catalyst poisoning or encapsulation which stops the catalytic reaction [23].

In this work, we present a new electrically conductive ZrN support layer for the growth of CNT bundles with lengths well over 300 µm and with an AR up to 30. Raman spectroscopy, SEM, and TEM were used for analyses of the as-grown CNT. This support layer was then used to fabricate the first CNT TSV test structures using ZrN as the support layer, which were subsequently electrically characterised.

#### 2. Materials and methods

The support layer consists of 30 nm of ZrN, which is reactively sputtered using an SPTS Sigma magnetron sputter coater from a pure Zr target using a gas mixture of Ar and N<sub>2</sub> at a substrate temperature of 350 °C. The resistivity of this ZrN layer is 5.5 m $\Omega$ -cm as determined by sheet resistance measurements. While CNT can be grown on ZrN layers as thin as 10 nm, 30 nm was used throughout this work. CNT are grown with 0.8 nm of Fe as the catalyst in an AIXTRON BlackMagic Pro CVD reactor with a specially optimized recipe in order to prevent the micro-loading effects reported before [24,25]. The recipe consists of a 5 min pre-anneal at 400 °C, followed by CNT growth for 255 s at 650 °C using 320/40 sccm of H<sub>2</sub>/C<sub>2</sub>H<sub>2</sub> at 80 mbar in order to reach a height of ~300 µm.

For the fabrication of CNT TSV test structures, a pair of wafers is prepared and bonded together using Si–Si direct bonding, see also Fig. 1. The bottom wafers contains a patterned 30 nm ZrN layer deposited in 120 nm deep windows etched into the Si wafer. On top of this, a 0.8 nm Fe layer is deposited using e-beam evaporation, and patterned using lithography and wet etching for 5 min in 10% HNO<sub>3</sub> at 50 °C. The top wafer of 300  $\mu$ m thickness contains through-silicon holes with different diameters down to 25  $\mu$ m, etched using DRIE with a PECVD SiO<sub>2</sub> hard-mask. Subsequently, the hard mask is removed and the wafers are oxidized using thermal oxidation to obtain a 700 nm SiO<sub>2</sub> isolation layer for the electrical isolation of the side walls of the opening. The SiO<sub>2</sub> of the bonding face of the wafer is removed using a combination of dry etching and BHF wet etching, after which the wafers are aligned and bonded at 3 kN and 300 °C under vacuum. Finally, CNTs are grown with a length similar to the top wafer thickness and the wafer is metallized using 100 nm of Ti and 3  $\mu$ m of Al without breaking the vacuum. The Al is subsequently patterned in order to obtain 4-point probe measurement structures.

Measurements on the CNT were performed using a FEI XL50 SEM, FEI Tecnai G2 TEM, and Renishaw's inVia Raman spectroscope with 514 nm laser. For the static sessile drop test used to inspect the ZrN layer a Dataphysics OCA-20 contact angle setup was used with DI water, diiodomethane, ethylene glycol, and a mixture of 1:1 water and ethylene glycol as testing liquids. Electrical measurements were performed using a probe-station and Agilent 4156C parameter analyser.

#### 3. Results and discussion

Carbon nanotubes bundles could be grown on top of ZrN using patterned Fe with AR well over 30, as is shown in Fig. 2a which displays a 10 µm and approximately 340 µm long CNT bundle. This is much higher than the future maximum required AR of 20 for TSV as stated in the latest ITRS roadmap [26]. Slight bending of the bundles with these aspect ratios has been observed, but it is expected that when the bundle is grown into a through-silicon opening the support from the sides will prevent this. Due to the limitations of the used DRIE, the maximum AR observed for CNT grown into through-silicon holes was 15 (total length of ~340 µm, Fig. 2b). The growth speed is 1.18 µm/s at 650 °C, which is much faster than regular Cu electroplating. The density of the bundle is estimated to be  $4 \cdot 10^{10}$  tubes/cm<sup>2</sup>, as observed by counting from Fig. 2c. By tuning the growth time the CNT could be grown with the same length as the 300 µm thick top wafer (Fig. 2d).

We postulate that the ZrN layer works as a good support layer due to its low surface energy, which according to Zhang et al. [22] aids in the dewetting (i.e. breaking up) of the catalyst thin-film into metal nanoparticles. To estimate the surface energy the static sessile drop technique was used with four different test liquids. From the average contact angle between the test liquids, the surface energy can be calculated using the different models available in the literature. Three different models were used to determine the surface energy, which were available in the SCA-21 software of the instrument: the Owens,



Fig. 1. Schematic cross-section of the 4-point probe measurement structure fabricated using the described method.



Fig. 2. SEM images of CNT grown on ZrN using 0.8 nm of Fe: a) high-aspect ratio bundles; b) bundle with AR 15 inside TSV opening; c) close-up of CNT bundles indicating alignment and density; d) 60 µm CNT bundle grown inside a 300 µm deep through-silicon hole.

Wendt, Rabel and Kaelble method (OWRK), Wu method, and Equation of State (EOS), of which the details can be found elsewhere [27]. The results calculated using the software are shown in Table 1. The surface energies are close to each other for the different materials. Compared to the surface energy of Fe (2.22 N/m =  $J/m^2$  [22]) the measured surface energy of all these support layers are substantially lower, which should result in a good de-wetting of the catalyst. During the course of the research, other conductive ceramics like MoN and MoO<sub>3</sub> were also investigated and found to give no CNT nucleation. Indeed, when the contact angle of these layers was probed complete wetting of all test liquids was observed (0° contact angle). This indicates a high surface energy.

Fig. 3 displays a TEM image of CNT grown using the growth recipe mentioned in the previous section. As can be observed the sample contains both double-walled and multi-walled tubes. The average diameter was found to be 7 nm. Some kinks are observed, indicating defects are present in the CNT. Using Raman spectroscopy, the crystallinity (or quality) of the CNT can be investigated in more detail [31]. The obtained Raman spectrum can be found in Fig. 4. The ratio between the D and Gband intensities ( $I_{D/G} = 0.54$ ) can be related to the in-plane ordering length ( $L_a$ ) of the graphene sheets in the CNT, which for these samples is ~8 nm [32]. The crystallinity of these CNTs is better than that of CNT grown on Al<sub>2</sub>O<sub>3</sub> or SiO<sub>2</sub> at similar temperature [7,18], which reported  $I_{D/G}$  ratios of 1.1 and 0.7, respectively. We found that it is possible to further improve the  $L_a$  to 50 nm ( $I_{D/G}$  of 0.1) by tuning the recipe. Unfortunately, this resulted in short CNT growth when the catalyst was patterned due to micro-loading effects [25].

 Table 1

 Surface energies (in mN/m or mJ/m<sup>2</sup>) determined using sessile drop technique for the different models compared with the literature.

| Material         | OWRK | Wu   | EOS  | Literature            |
|------------------|------|------|------|-----------------------|
| TiN              | 53.9 | 61.0 | 49.3 | 41-63 [28], 47 [29]   |
| SiO <sub>2</sub> | 62.3 | 68.5 | 54.7 | 43-106 [22]           |
| $Al_2O_3$        | 38.9 | 44.1 | 38.5 | 62-100 [22]           |
| ZrN              | 55.3 | 61.3 | 50.2 | 36-43 [28], 47.7 [30] |
|                  |      |      |      |                       |

Using four-point probe structures (Fig. 1) electrical measurements were performed on a CNT TSV structures as shown in Fig. 1. Fig. 5 displays the I-V characteristics of bundles with a diameter of 60 µm and 75 µm, and length of 300 µm. The response is linear, which indicates that the CNT-ZrN and CNT-Ti contacts are ohmic. The resistivity of the 60  $\mu$ m and 75  $\mu$ m vias, including the contact resistances, are 431 m $\Omega$ cm and 1455 m $\Omega$ -cm, respectively. This is a factor 10 higher than results from the literature [18,17]. However, those results omitted the contact resistance by using bundles of different lengths and were fabricated at 700 °C. The exact cause of the large spread in resistance is unclear. As the length of the bundles is similar and the structures were relative close to each-other, we suspect that there are large variations in the contact resistance. As the top metal contact are sputtered, a bundle that has a slight mismatch in height compared to the top wafer can have poor conformal coating of the metal. Chemical mechanical polishing can aid in reducing these height differences. However, this will require improved mechanical support of the CNT in order to prevent the polishing action from removing the CNT from the holes



Fig. 3. Typical TEM image of CNT grown on ZrN using the growth recipe used in this work.



**Fig. 4.** Raman spectrum of CNT grown on test samples using the same growth recipe. The intensity is normalized to the G-band.

altogether [33]. This can, for instance, be done using spin-on-glass or plasma-enhanced CVD SiO<sub>2</sub> [34,35]. Further measurements on CNT TSV with different lengths are required to extract the contact resistance and determine the resistivity of the CNT bundle in these structures.

To the best of our knowledge, these are the first CNT TSV where both ends of the CNT bundle are directly contacted using metal thin-films, instead of probe-station tips as used in the literature [18,17,6]. This results in more accurate measurements under conditions more close to that of actual TSV. Moreover, the aspect ratios of the CNT bundles obtained here are significantly higher than the previously reported AR of 10 [6]. The direct growth of CNT on electrically conductive layers is an important step towards realizing CNT TSV.

#### 4. Conclusion

In this work, we demonstrate ZrN as a novel electrically conductive catalyst support layer for the growth of long CNT bundles, as opposed to the generally used non-conductive support layers. We obtained aspect ratios up to 30 for free-standing CNT bundles and up to 15 for CNT bundles inside through-silicon openings. Using this material the first CNT TSVs that on both sides are contacted by metal thin-films were fabricated. The resistivity of the lowest resistance CNT TSV was found to be 431 m $\Omega$ -cm, which includes the contact resistance to the CNT bundle. Further investigation is required to determine if this high



Fig. 5. I-V characteristics of CNT TSVs with diameters of 60 μm and 75 μm, and length of 300 μm (AR 5 and 4, respectively), measured using 4-point probe structures.

resistivity is due to the contact resistance, or if an even higher CNT density and crystallinity are required. The latter can be achieved by recipe tuning. Growth on electrically conductive layers is an important step forward in the realization of CNT TSV and can be used for other applications in which high aspect ratio CNT requires electrical contact.

#### Acknowledgements

The authors would like to thank the Else Kooi Lab staff for processing support. A part of the work has been performed in the project JEMSiP\_3D, which is funded by the Public Authorities in France, Germany, Hungary, The Netherlands, Norway and Sweden, as well as by the ENIAC Joint Undertaking.

#### References

- M. Koyanagi, H. Kurino, K.W. Lee, K. Sakuma, N. Miyakawa, H. Itani, Future systemon-silicon LSI chips, IEEE Micro 18 (4) (1998) 17–22.
- [2] J. Derakhshandeh, N. Golshani, R. Ishihara, M.R.T. Mofrad, M. Robertson, T. Morrison, C.I.M. Beenakker, Monolithic 3-D integration of SRAM and image sensor using two layers of single-grain silicon, IEEE Trans. Electron Devices 58 (11) (2011) 3954–3961.
- [3] A.W. Topol, J.D.C. La Tulipe, L. Shi, D.J. Frank, K. Bernstein, S.E. Steen, A. Kumar, G.U. Singco, A.M. Young, K.W. Guarini, M. Ieong, Three-dimensional integrated circuits, IBM J. Res. Dev. 50 (4/5) (2006) 491–506.
- Samsung starts mass producing industry's first 3D TSV technology based DDR4 modules for enterprise servers, August 2014 URL http://www.samsung.com/semiconductor/about-us/news/13602.
- [5] J.Y. Yan, S.R. Jan, Y.C. Huang, H.S. Lan, Y.H. Huang, B. Hung, K.T. Chan, M. Huang, M.T. Yang, C.W. Liu, Asymmetric keep-out zone of through-silicon via using 28-nm technology node, IEEE Electron Device Letters 36 (9) (2015) 938–940.
- [6] R. Xie, C. Zhang, M.H. van der Veen, K. Arstila, T. Hantschel, B. Chen, G. Zhong, J. Robertson, Carbon nanotube growth for through silicon via application, Nanotechnology 24 (12) (2013) (125603–1–7).
- [7] R.H. Poelma, B. Morana, S. Vollebregt, E. Schlangen, H.W. van Zeijl, X. Fan, G.Q. Zhang, Tailoring the mechanical properties of high-aspect-ratio carbon nanotube arrays using amorphous silicon carbide coatings, Adv. Funct. Mater. 24 (36) (2014) 5737–5744.
- [8] H. Jiang, B. Liu, Y. Huang, K.C. Hwang, Thermal expansion of single wall carbon nanotubes, J. Eng. Mater. Technol. 126 (3) (2004) 265–270.
- [9] B.Q. Wei, R. Vajtai, P.M. Ajayan, Reliability and current carrying capacity of carbon nanotubes, Appl. Phys. Lett. 79 (8) (2001) 1172–1174.
- [10] E. Pop, D. Mann, Q. Wang, K. Goodson, H. Dai, Thermal conductance of an individual single-wall carbon nanotube above room temperature, Nano Lett. 6 (1) (2006) 96–100.
- [11] B.C. Kim, S. Kannan, A. Gupta, F. Mohammed, B. Ahn, Development of carbon nanotube based through-silicon vias, J. Nanotechnol. Eng. Med. 1 (2) (2010) (021012–1– 8)
- [12] C. Xu, H. Li, R. Suaya, K. Banerjee, Compact ac modeling and performance analysis of through-silicon vias in 3-d ics, IEEE Trans. Electron Devices 57 (12) (2010) 3405–3417.
- [13] D.N. Hutchison, N.B. Morrill, Q. Aten, B.W. Turner, B.D. Jensen, L.L. Howell, R.R. Vanfleet, R.C. Davis, Carbon nanotubes as a framework for high-aspect-ratio MEMS fabrication, J. Microelectromech. Syst. 19 (1) (2010) 75–82.
- [14] C.L. Pint, N.W. Nicholas, S. Xu, Z. Sun, J.M. Tour, H.K. Schmidt, R.G. Gordon, R.H. Hauge, Three dimensional solid-state supercapacitors from aligned single-walled carbon nanotube array templates, Carbon 49 (2011) 4890–4897.
- [15] G. Fiorentino, S. Vollebregt, F.D. Tichelaar, R. Ishihara, P.M. Sarro, Impact of the atomic layer deposition precursors diffusion on solid-state carbon nanotube based supercapacitors performances, Nanotechnology 26 (6) (2015) (064002–1–11).
- [16] T. Wang, K.J.N. Olofsson, E.E.B. Campbell, C. Johan Liu, Through silicon vias filled with planarized carbon nanotube bundles, Nanotechnology 20 (48) (2009) 485203.
- [17] T. Wang, K. Jeppson, L. Ye, J. Liu, Carbon-nanotube through-silicon via interconnects for three-dimensional integration, Small 7 (16) (2011) 2313–2317.
- [18] T. Xu, Z. Wang, J. Miao, X. Chen, C.M. Tan, Aligned carbon nanotubes for throughwafer interconnects, Appl. Phys. Lett. 91 (4) (2007) 042108.
- [19] S. Esconjauregui, R. Xie, Y. Guo, S.M.-L. Pfaendler, M. Fouquet, R. Gillen, C. Cepek, C. Castellarin-Cudia, S. Eslava, J. Robertson, Electrical conduction of carbon nanotube forests through sub-nanometric films of alumina, Appl. Phys. Lett. 102 (11) (2013) (113109–1–5).
- [20] S. Vollebregt, R. Ishihara, F.D. Tichelaar, J. van der Cingel, C.I.M. Beenakker, Electrical characterization of carbon nanotube vertical interconnects with different lengths and widths, IEEE International Interconnect Technology Conference 2012, pp. 1–3.
- [21] S. Vollebregt, H. Schellevis, K. Beenakker, R. Ishihara, Carbon nanotube vias fabricated at back-end of line compatible temperature using a novel coal catalyst, IEEE International Interconnect Technology Conference 2013, pp. 196–198.
- [22] C. Zhang, F. Yan, C.S. Allen, B.C. Bayer, S. Hofmann, B.J. Hickey, D. Cott, G. Zhong, J. Robertson, Growth of vertically-aligned carbon nanotube forests on conductive cobalt disilicide support, J. Appl. Phys. 108 (2) (2010) 024311.

- [23] X. Wang, Y. Feng, H.E. Unalan, G. Zhong, P. Li, H. Yu, A.I. Akinwande, W. Milne, The mechanism of the sudden termination of carbon nanotube supergrowth, Carbon 49 (2011) 214–221.
- [24] S. Vollebregt, S. Banerjee, C.I.M. Beenakker, R. Ishihara, Ultra-long vertically aligned carbon nanotubes grown on conductive ZrN layers, Abstract of the International Conference on Diamond and Carbon Materials, 2013 (0.044–1–2).
- [25] S. Banerjee, Super-growth of CNTs based on ZrN for TSV ApplicationMaster's thesis Delft University of Technology, 2014.
- [26] ITRS, International technology roadmap for semiconductors, http://public.itrs. net2013.
- [27] Overview of Different Surface Energy Models, http://www.kruss.de/services/education-theory/glossary/surface-free-energy/ 2015 (5).
   [28] C.-C. Sun, S.-C. Lee, W.-C. Hwang, J.-S. Hwang, I.-T. Tang, Y.-S. Fu, Surface free energy
- [28] C.-C. Sun, S.-C. Lee, W.-C. Hwang, J.-S. Hwang, I.-T. Tang, Y.-S. Fu, Surface free energy of alloy nitride coatings deposited using closed field unbalanced magnetron sputter ion plating, Mater. Trans. 47 (10) (2006) 2533–2539.
- [29] M. Gispert, A. Serro, R. Colaço, A.B. do Rego, E. Alves, R. da Silva, P. Brogueira, E. Pires, B. Saramago, Tribological behaviour of Cl-implanted tin coatings for biomedical applications, Wear 262 (2007) 1337–1345.

- [30] D.M. Mihut, S.M. Aouadi, S.L. Rohde, Assessing nanotribological performance and surface energies of Inconel-ZrN, Cr-ZrN, Nb-ZrN, and ZrN thin films, Tribol. Trans. 53 (6) (2010) 881–887.
- [31] S. Vollebregt, R. Ishihara, F.D. Tichelaar, Y. Hou, C.I.M. Beenakker, Influence of the growth temperature on the first and second-order raman band ratios and widths of carbon nanotubes and fibers, Carbon 50 (10) (2012) 3542–3554.
- [32] A.C. Ferrari, J. Robertson, Interpretation of raman spectra of disordered and amorphous carbon, Phys. Rev. B 61 (20) (2000) 14095–14107.
- [33] S. Vollebregt, R. Ishihara, J. van der Cingel, K. Beenakker, Low-temperature bottomup integration of carbon nanotubes for vertical interconnects in monolithic 3D integrated circuits, Proceedings of the 3rd IEEE International 3D System Integration Conference 2012, pp. 1–4.
- [34] D. Yokoyama, T. Iwasaki, K. Ishimaru, S. Sato, T. Hyakushima, M. Nihei, Y. Awano, H. Kawarada, Electrical properties of carbon nanotubes grown at a low temperature for use as interconnects, Jpn. J. Appl. Phys. 47 (4) (2008) 1985–1990.
- [35] N. Chiodarelli, Y. Li, D.J. Cott, S. Mertens, N. Peys, M. Heyns, S.D. Gendt, G. Groeseneken, P.M. Vereecken, Integration and electrical characterization of carbon nanotube via interconnects, Microelectron. Eng. 88 (5) (2010) 837–843.