# An Ultra-low power Direct Frequency Demodulator for Bluetooth Smart applications

Design and Implementation

# Vijaya Kumar Purushothaman





**Electronics** 

# An Ultra-low power Direct Frequency Demodulator for Bluetooth Smart applications

Design and Implementation

Master of Science Thesis

For the degree of Master of Science in Electrical engineering at Delft University of Technology

Vijaya Kumar Purushothaman

February 22, 2016

Faculty of Electrical Engineering, Mathematics and Computer Science (EEMCS) Delft University of Technology



The work in this thesis was supported by IMEC-NL/Holst Centre. Their cooperation is hereby gratefully acknowledged.



Copyright  $\odot$  Microelectronics All rights reserved.



**ELECTRONICS RESEARCH LABORATORY**<br>Department of Microelectronics

### DELFT UNIVERSITY OF TECHNOLOGY Department of **MICROELECTRONICS**

The undersigned hereby certify that they have read and recommend to the Faculty of Electrical Engineering, Mathematics and Computer Science (EEMCS) for acceptance a thesis entitled

An Ultra-low power Direct Frequency Demodulator for Bluetooth Smart applications

by

Vijaya Kumar Purushothaman

in partial fulfillment of the requirements for the degree of Master of Science Electrical engineering

Dated: February 22, 2016

Supervisor(s):

prof.dr. R.B. Staszewski

dr.Yao-Hong Liu

prof.dr. Leo de Vreede

dr.ir. Nick van der Meijs

Reader(s):

## **Abstract**

This dissertation presents an ultra-low power [\(ULP\)](#page-149-0) phase-domain RX architecture for the *Bluetooth Low Energy* [\(BLE\)](#page-148-0) applications. By 2020, there will be up to 10 to 100 billion wireless sensor devices connected to internet-of-things  $(10T)[1]$  $(10T)[1]$ . With the increasing demand on prolonging the battery lifetime, the power consumption of the RF transceivers for such applications has been dramatically reduced in the past few years [\[2\]](#page-142-1)[\[3\]](#page-142-2). However, the cost of replacing/recharging the batteries will become a bottleneck for massive deployment of the remote wireless sensors. Therefore, continuous innovation on power and supply reduction of the [IoT](#page-149-1) RF transceivers is needed to extend the battery life time or one step further to achieve complete autonomous operation using energy harvesting.

A phase-domain single-channel RX, proposed in [\[4\]](#page-142-3), transforms the analog-I/Q signal processing into digital-phase processing by combining a phase-rotator based phase tracking loop and the sliding-IF architecture. It demonstrates an approximately 40% power reduction compared to the conventional Cartesian RX architecture. However, it still requires multi-phase generation hardware and suffers from the image rejection issue. The proposed direct frequency demodulator [\(DIFDEM\)](#page-148-1) RX has a zero-IF architecture and uses minimum possible analog circuitry, which allows it to avoid image issue and achieve low power consumption simultaneously.

Instead of phase rotator, the [DIFDEM](#page-148-1) RX uses digitally controlled oscillator [\(DCO\)](#page-148-2) as a feedback element in the phase tracking loop. Further, to meet tight adjacent channel rejection ratio [\(ACR\)](#page-148-3) and frequency tolerance specifications of the [BLE,](#page-148-0) [DIFDEM](#page-148-1) employs a 3 *rd* order elliptic filter and an automatic frequency noise cancellation [\(AFC\)](#page-148-4) loop. Post layout simulation results indicate that [DIFDEM](#page-148-1) RX can achieve -89 dBm sensitivity and -20/-30 dB [ACR](#page-148-3) at 2/3 MHz, while consuming <1700 *µ*A current at 0.85 V supply. It also meets the [BLE](#page-148-0) frequency tolerance specification of  $\pm 150 \text{ kHz}$ .

## **Acknowledgements**

<span id="page-8-0"></span>Though thus dissertation bears my name, this work would not have come to fruition without the support of many people. I am indebted to all of them and would like to acknowledge them here.

First, at TU-Delft, I would like to express my sincere thanks to prof.dr. R.B. Staszewski, my supervisor. His guidance started in the classroom where you taught the course of Digital RF and helped me to find a master project in IMEC-NL/Holst Centre. Despite his busy schedule, he spent time to interact with me through mails and Skype and always pushed me forward. I admire his multi-tasking skills, which I am trying to learn, and passion for excellence, which motivated me to work hard. I am also grateful for his time and effort in reviewing this thesis and bringing it close to the academic standards.

I want to thank prof.dr. Leo de Vreede and dr.ir. Nick van der Meijs for reviewing this dissertation and agreeing to serve on my thesis committee. I am grateful to all the professors and TAs in TU-Delft and College of Engineering, Guindy, who one way or the other taught me circuits and nurtured my intellectual curiosity.

Second, at IMEC-NL/Holst Centre, I would like to express my heartfelt thanks to dr.Yao-Hong Liu, my daily supervisor, for his excellent guidance and immense encouragement throughout this thesis work. His lucid explanation for even convoluted concepts always left me surprised with his incredible understanding of circuits. His never-ending enthusiasm and thirst for innovation will always remain a source of inspiration to me.

I thank dr. Kathleen philips and dr. Guido Dolmans for providing me the opportunity to work at IMEC-NL. I am also grateful to researchers, Dr. Chuang Liu and Ao Ba for generously allowing me to use some of their blocks in my design and Johan Dijkhuis, for helping me out in the top-level layout design. I also acknowledge Benjamin Busze and Jordy Gloudemans for their support in designing digital blocks and developing test-benches for measurements.

Special thanks to my friends Anand, Sotos, Anpi, Revanth and Jordi for helping me to get through assignments, home sickness, loneliness and occasional frenzies. On a whole, I will cherish the wonderful time we spent together. Finally, I thank Pappu, Mugiwara, Ilayaraja, Mugen, Jin, Rainer Maria and Nellai Kannan for keeping me sane throughout my masters.

February 22, 2016

Delft, University of Technology Vijaya Kumar Purushothaman

# **Table of Contents**





Vijaya Kumar Purushothaman Master of Science Thesis



# **List of Figures**









# **List of Tables**



# Chapter 1

## **Introduction**

### <span id="page-20-1"></span><span id="page-20-0"></span>**1-1 Motivation**

Unimaginable advancement in information and communication technology in the last few decades has introduced numerous devices and applications that became integral part of our day-to-day life. Of these, wireless communication networks such as personal area network [\(PAN\)](#page-149-4), body area network [\(BAN\)](#page-148-7) and wireless sensor network [\(WSN\)](#page-149-5) have redefined the term connectivity in the recent years. These communication networks together aim for ubiquitous wireless with large network of autonomous sensor nodes, enabling wide range of applications such as wearable smart devices for health and fitness, home and building automations and smart grids for monitoring, surveillance and disaster management (Figure [1-](#page-21-2) [1\)](#page-21-2). Apart from enhancing the performance of these devices, more emphasis is placed on improving their energy efficiency. As most of the devices are portable and battery-operated, improving their power efficiency increases the product lifetime and reduces the cost. On this front, several wireless standards such *Bluetooth Low Energy* [\(BLE\)](#page-148-0)/*Bluetooth Smart* and *Zigbee* are proposed to achieve low power wireless connectivity. They use low data rates, low-complexity modulation schemes and short communication range to realize the low power implementations.

Power budget analysis of these wireless nodes would reveal that short-range radios [\(SRR\)](#page-149-6), at the physical layer of these wireless standards, remain one of the bottleneck in achieving low power operation. Several commercially available [BLE](#page-148-0) radios, like nRF24 series from Nordic Semiconductors and CC2541/CC2650 from Texas Instruments, consume >15 mW of power. Since most of the wireless nodes operate on batteries like 3.7 V Li-Ion, 1.5 V AA alkaline and 1.3 V Zn-air, which would provide at most a few hundreds of mAh, such high power consumption of transceiver would drastically reduce the lifetime of these nodes and consequently inhibit the growth of wireless markets [\[1\]](#page-142-0). Hence, improving energy efficiency of the short-range radios with high performance is one of the active area of research in analog and [RF](#page-149-7) circuits.

<span id="page-21-2"></span>

**Courtesy: http://www2.imec.be**

**Figure 1-1:** Various applications of wireless[-PAN/](#page-149-4)[BAN.](#page-148-7)

## <span id="page-21-0"></span>**1-2 Bluetooth Low Energy standard**

*Bluetooth Low Energy*, as the name indicates, is a power-efficient variant of *Bluetooth*, developed to have ultra-low peak, average and idle power consumption. Operating in ISM band of 2.4 - 2.4835 GHz, [BLE](#page-148-0) system uses frequency hopping technique to shift constantly between its 40 [RF](#page-149-7) channels with centre frequencies at 2402+k\*2 MHz, where k∈ [0*,* 39]. It transmits and receives the digital information, that are Gaussian frequency shift-keying [\(GFSK\)](#page-148-8)-modulated at the rate of 1 Mbps with limited communication range of a few tens of metres. Further, relevant radio specifications of [BLE](#page-148-0) standard, obtained from [\[14\]](#page-143-5) are summarized in Table  $(1-1).$  $(1-1).$ 

### <span id="page-21-1"></span>**1-3 Thesis objective**

On the direction of low power [BLE](#page-148-0) receivers, several impressive works with high efficiency and performance can be seen in literature and some of them are compared here with commercial [BLE](#page-148-0) radios in Table [1-2.](#page-22-1) These receivers, in general, use I/Q architecture to process the received signal in amplitude-domain and further, use the digitized amplitude to demodulate frequency information. This I/Q approach relies heavily on analog signal conditioning and matching between  $I/Q$  paths [\[19\]](#page-143-6).

A non-conventional approach of digitizing the phase/frequency information directly from the radio frequency [\(RF\)](#page-149-7) signal are getting attention in recent literature [\[4\]](#page-142-3)[\[18\]](#page-143-7) for their high power-efficiency. Of these, [\[4\]](#page-142-3) uses a novel phase-to-digital conversion [\(PDC\)](#page-149-2) loop to track the phase/frequency-modulated signals by switching between multiple [LO](#page-149-8) phases. Employing

<span id="page-22-0"></span>

| Parameter                     | Specification                         |
|-------------------------------|---------------------------------------|
| Operating frequency range     | $2.4 - 2.4835 \text{ GHz}$ (ISM band) |
| Modulation                    | $GFSK (BT = 0.5; modulation)$         |
|                               | index = $0.45 < x < 0.55$ )           |
| Signal bandwidth              | 1 MHz                                 |
| Data rate                     | 1 Mbps                                |
| Sensitivity                   | $\epsilon$ -70 dBm                    |
| ACR $(\pm 1/2/3 \text{ MHz})$ | $15/-17/-27$ dB                       |
| Intermodulation               | $-50\,\mathrm{dBm}$                   |
| Out-of-band blocking          | $-30\,\mathrm{dBm}$                   |
| Frequency offset tolerance    |                                       |
| static offset                 | $\pm 100$ kHz                         |
| dynamic offset                | $\pm 50\,\mathrm{kHz}$                |
| maximum drift rate            | $400\,\text{Hz}/\mu\text{s}$          |

**Table 1-1:** Summary of the relevant BLE receiver specifications.

**Table 1-2:** Some examples for 2.4 GHz [BLE](#page-148-0) receiver.

<span id="page-22-1"></span>

| Parameter                   | Nordic              | TI CC2650                     | Dialog                 | ISSCC'15            | TCAS'13               |
|-----------------------------|---------------------|-------------------------------|------------------------|---------------------|-----------------------|
|                             | nRF51822            | $\left\lceil 16 \right\rceil$ | DA14580                | $\left[17\right]$   | $\left[18\right]$     |
|                             | $\left[15\right]$   |                               | [9]                    |                     |                       |
| Sensitivity                 | $-91\,\mathrm{dBm}$ | -96 dBm                       | $-92.5 \,\mathrm{dBm}$ | -94 dBm             | $-81.5\,\mathrm{dBm}$ |
| ACR $(\pm 2/3 \text{ MHz})$ | $25/51$ dB          | $25/26$ dB                    | $20/30$ dB             | $25/35$ dB          | $17.6/30$ dB          |
| Maximum input               | 0 dBm               | 0 dBm                         | $10\,\mathrm{dBm}$     | $-5\,\mathrm{dBm}$  | $-10\,\mathrm{dBm}$   |
| Supply voltage              | 3V                  | 3V                            | 3V                     | 1V                  | 1V                    |
| Current consumption         | $13 \,\mathrm{mA}$  | $6.1\,\mathrm{mA}$            | $4.3 \text{ mA}$       | $3.3 \,\mathrm{mA}$ | $1.1 \,\mathrm{mA}$   |
| Frequency error tol-        | N.A.                | $350\,\mathrm{kHz}$           | N.A                    | $150\,\mathrm{kHz}$ | $170\,\mathrm{kHz}$   |
| erance                      |                     |                               |                        |                     |                       |
| Technology                  | N.A.                | N.A.                          | <b>TSMC</b>            | <b>TSMC</b>         | <b>TSMC</b>           |
|                             |                     |                               | $55 \,\mathrm{nm}$     | $40\,\mathrm{nm}$   | $130 \,\mathrm{nm}$   |

| Parameter             | JSSC'14 [4]         | Target         |
|-----------------------|---------------------|----------------|
| Standard              | ETSI EN 300.400-1   | BLE            |
| Data rate             | 2 Mbps              | 1 Mbps         |
| modulation            | HS-OQPSK            | <b>GFSK</b>    |
| Supply voltage        | 1 V                 | 0.85V          |
| Power consumption     | $2.4 \,\mathrm{mW}$ | $< 1.8$ mW     |
| Sensitivity           | $-92\,\mathrm{dBm}$ | $<$ -90 dBm    |
| ACR $(2^{nd}/3^{rd})$ | $-12/-17$ dB        | $< -20/-30$ dB |
| Technology            | TSMC 40 nm          | TSMC 40 nm     |

<span id="page-23-1"></span>**Table 1-3:** Achieved and target specifications for [PDC-](#page-149-2)based receiver.

single-channel [PDC](#page-149-2) loop, the receiver is shown to save up to nearly 40% of the total power consumption, compared to other conventional I/Q receivers [\[17\]](#page-143-10)[\[3\]](#page-142-2).

The main objective of this thesis work is to adopt the [PDC](#page-149-2) loop in the [BLE](#page-148-0) receiver and reduce the overall power consumption. It is also known that, due to narrow channel spacing, [BLE](#page-148-0) provides stringent adjacent channel rejection ratio [\(ACR\)](#page-148-3) requirements compared to other 2.4 GHz [ISM](#page-149-9) standards. Hence, to achieve high sensitivity and selectivity performance, the behaviour of [PDC](#page-149-2) loop is analysed in detail and block-level specifications are derived in the first part of this work. Using the derived specifications, the receiver blocks are designed in the latter part of this work. The target specifications for this [PDC-](#page-149-2)based receiver is given in Table [\(1-3\)](#page-23-1).

### <span id="page-23-0"></span>**1-4 Thesis outline**

The thesis is divided into six chapters. Chapter 2 begins with an overview of commonly used frequency shift keying [\(FSK\)](#page-148-10)[/GFSK](#page-148-8) demodulators and receiver architectures. As the focus of the thesis is to design an ultra-low power receiver, more importance is given to the circuit techniques employed in the state-of-the-art radios to reduce power consumption. In the later sections of the chapter, a novel [PDC](#page-149-2) based receiver [\[4\]](#page-142-3), the basis of this thesis work, is studied with more focus on its power consumption. Lastly, a modified zero-IF [PDC-](#page-149-2)based receiver is proposed to achieve higher energy efficiency and simultaneously meet the specifications of the [BLE](#page-148-0) standard.

The dynamics of [PDC](#page-149-2) loop are studied in the first half of the Chapter 3. The transient behaviour of the loop is explained using a phase-time representation of the signal at every node of the loop. Further, loop characteristics, such as response time, steady-state behaviour and stability, are discussed with simulation results. System-level performance analysis of zero-IF phase-to-digital conversion based receiver is carried out in second half of Chapter 3. Parameters, such sensitivity, selectivity and frequency-offset tolerance are analysed and block-level specifications, are derived using MATLAB simulations for the target performance.

Chapter 4 describes the circuit-level implementation of analog and digital blocks, used in the zero-IF [PDC](#page-149-2) based receiver. Optimization of design parameters, such as noise, linearity and power for analog blocks – mixer, lowpass filter and opamp – are elucidated with relevant equations and trade-off considerations. The last section of the chapter discusses the

implementation details of an automatic frequency noise cancellation [\(AFC\)](#page-148-4), a digital block to cancel frequency offsets and phase noise.

In Chapter 5, post-layout simulation results of the designed blocks – mixer, lowpass filter and [AFC–](#page-148-4) are presented to describe their performance. Further, a short note on the reused blocks, such as low noise amplifier, comparator and digitally-controlled oscillator, are provided together with relevant post-layout simulation results. At the end of the chapter, results and bugs identified in the first tape-out and relevant fixes added to the second tape-out are reported in detail.

Finally, the overall summary, important conclusions drawn from this thesis work and potential areas of improvement for future work are mentioned in the Chapter 6.

# Chapter 2

## <span id="page-26-0"></span>**Low power FSK/GFSK receivers**

In this chapter, conventional frequency shift keying [\(FSK\)](#page-148-10)/Gaussian frequency shift-keying [\(GFSK\)](#page-148-8) demodulators employed in low power radios are reviewed first. Next, the low-power radio architectures adopted in ultra-low power [\(ULP\)](#page-149-0)-*Bluetooth Low Energy* [\(BLE\)](#page-148-0) radios are surveyed. Then, the low power circuit techniques exploited in these radios are summarized. At the end of this chapter, a novel direct frequency-to-digital converter adopted in this thesis work is introduced.

## <span id="page-26-1"></span>**2-1 FSK/GFSK demodulators**

As described in Chapter 1, [BLE](#page-148-0) standard is designed to address several [ULP](#page-149-0) wirelss-personal area network [\(PAN\)](#page-149-4)/body area network [\(BAN\)](#page-148-7) applications [\[2\]](#page-142-1). In these applications, [BLE](#page-148-0) radios are typically powered by a small, coin-cell batteries (for example 1.3 V Zinc-air) and could consume almost 90% of the total battery energy [\[3\]](#page-142-2). Recently, there have been several publications in the field of [ULP-](#page-149-0)[BLE](#page-148-0) transceivers addressing power/energy-efficiency while maintaining high sensitivity  $[9][11][4][3][2]$  $[9][11][4][3][2]$  $[9][11][4][3][2]$  $[9][11][4][3][2]$  $[9][11][4][3][2]$ . One such receiver, implemented in [4], employs a novel phase-to-digital conversion [\(PDC\)](#page-149-2) to extract phase and frequency information from the input signal directly in the phase domain. Since, the scope of this thesis work includes analysis and implementation of this [PDC,](#page-149-2) for better understanding, a few conventional [FSK/](#page-148-10)[GFSK](#page-148-8) demodulators available in the literature are discussed first in this section.

#### <span id="page-26-2"></span>**2-1-1 Zero-crossing detectors**

Frequency discrimination using zero crossing detection is based on the principle that the instantaneous frequency of the input signal can be determined by estimating the number of zero crossings in it in a specified interval of time. Figure [2-1](#page-27-2) shows a zero-crossing detector implemented in [\[5\]](#page-142-4).

A hard limiter is often employed at the first stage of zero crossing detection to convert the input signal to a frequency modulated pulse train. It is followed by either a differentiator

<span id="page-27-2"></span>

Figure 2-1: (a) Zero-crossing detector. (b) ZD one shot. (c) SK one shot [\[5\]](#page-142-4).

[\[20\]](#page-143-11) or one-shot circuit [\[5\]](#page-142-4) that generates pulses when zero-crossing occurs at the signal. The pulse output is, later, shaped and averaged using low pass filter to determine the frequency information. Zero-crossing detector is employed after the down-conversion of RF signal and channel filtering. The power consumption and performance of limiter, differentiator and one shot circuits in the zero-crossing detector largely depends on the frequency of the downconverted IF [\[8\]](#page-142-7).

#### <span id="page-27-0"></span>**2-1-2 Quadrature correlator**

Quadrature correlator extracts phase/frequency information from in-phase and quadraturephase  $(I/Q)$  signals using differentiator or delay elements [\[6\]](#page-142-5)[\[21\]](#page-143-12)[\[22\]](#page-143-13). [FSK-](#page-148-10)modulated I/Q signals are limited and differentiated in continuous time domain [\[6\]](#page-142-5). The differentiated inphase signal is multiplied with quadrature phase and vice-versa. These products are then linearly combined to produce an output signal whose magnitude is proportional to the instantaneous frequency of the I/Q signal. In certain implementations  $[6][21]$  $[6][21]$ , low pass filters are employed after linear combination to remove any higher harmonics present in the output because of hard limiting or multiplication. Figure [2-2](#page-28-0) shows the block diagram of continuous time domain quadrature correlator implemented in [\[6\]](#page-142-5). Discrete time implementations use delay elements in the place of differentiators [\[22\]](#page-143-13).

#### <span id="page-27-1"></span>**2-1-3 Phase-domain ADC**

The concept of phase domain [ADC](#page-148-11) was first introduced in [\[23\]](#page-143-14) as zero-IF zero-crossing demodulator [\(ZIFZCD\)](#page-149-10). In [GFSK](#page-148-8) modulation, the data are coded in frequency domain. This

<span id="page-28-0"></span>

**Figure 2-2:** Quadrature correlator [\[6\]](#page-142-5).

<span id="page-28-1"></span>

<span id="page-28-2"></span>**Figure 2-3:** GFSK modulation with a modulation index 'h' in the complex plane [\[7\]](#page-142-6).



Figure 2-4: Phase domain ADC [\[8\]](#page-142-7).

can be visualized in the complex plane, as the direction of rotation of constant magnitude phasor around the origin. The clockwise rotation of the phasor corresponds to bit '0' whereas anti-clockwise rotation correlates to bit '1' [Figure [2-3\]](#page-28-1). [ZIFZCD](#page-149-10) generates multiple phaserotated versions of  $I/Q$  signals and detects the time and direction of their zero-crossings. The cumulative number of clockwise and anti-clockwise zero crossings are used to determine the actual transmitted data.

Unlike [ZIFZCD,](#page-149-10)  $[7]$  and  $[8]$  use the zero crossings of phase-rotated  $I/Q$  signals to obtain quantized phase of the received signal and post-process it to estimate transmitted data [Figure [2-4\]](#page-28-2). It is shown in [\[8\]](#page-142-7) and [\[18\]](#page-143-7) that [GFSK](#page-148-8) demodulators, based on phase [ADCs](#page-148-11), are robust and power-efficient and consume as low as  $190 \mu W$  of power.

#### <span id="page-29-0"></span>**2-1-4 Digital demodulation**

Several low power [BLE](#page-148-0) receivers [\[9\]](#page-143-0)[\[3\]](#page-142-2)[\[2\]](#page-142-1)[\[24\]](#page-144-0) employ digital baseband [\(DBB\)](#page-148-12) to perform [FSK/](#page-148-10)[GFSK](#page-148-8) demodulation. Unlike analog demodulators, digital demodulators offer faster processing capabilities at low-power and low-cost. In addition to that, their design flexibility and portability across technology nodes make them preferable choice in any low-power implementation.

Digital demodulators use diverse techniques (like CORDIC and Matched correlators) to perform frequency demodulation. CORDIC (COordinate Rotation DIgital Computer) is one of the most widely adopted techniques [\[25\]](#page-144-1) in digital demodulation because of their simple hardware. It uses an iterative algorithm based on simple shift-add operations to directly calculate phase of I/Q signals. In [\[3\]](#page-142-2) and [\[26\]](#page-144-2), a differential detector (also called as digital quadrature correlator) is employed to extract phase difference data from  $I/Q$  digital signals. The phase difference information is then processed by decision/maximum correlation blocks to decode the [FSK](#page-148-10) input.

#### <span id="page-29-1"></span>**2-1-5 Phase locked loop demodulator**

A phase locked loop [\(PLL\)](#page-149-11), in its locked state, maintains constant phase difference between the output signal and the reference input signal. From the block diagram of [PLL,](#page-149-11) shown in Figure [2-5,](#page-30-0)

$$
\phi_{in}(t) = \phi_{div}(t) + \mathbf{C}
$$
\n(2-1)

where **C** is a constant. If  $N = 1$  in Figure [2-5](#page-30-0) then,  $\phi_{div}(t) = \phi_{out}(t)$ . Substituting it in Equation[\(4-27\)](#page-98-3) and differentiating it further would result,

<span id="page-29-2"></span>
$$
\frac{d\phi_{in}(t)}{dt} = \frac{d\phi_{out}(t)}{dt} \tag{2-2}
$$

Equation  $(2-2)$  confirms that [PLL](#page-149-11) output will track the frequency of input signal. In the case of frac-N/integer-N [PLL,](#page-149-11) output frequency  $(d\phi_{out}(t)/dt)$  and the input frequency  $(d\phi_{in}(t)/dt)$ are different and related by the divider ratio, *N*. This property enables the [PLL](#page-149-11) to act as a [FSK](#page-148-10) demodulator.

<span id="page-30-0"></span>

**Figure 2-5:** Block diagram of PLL.

Let us consider that a frequency-modulated signal is applied to the input of [PLL.](#page-149-11) In order to maintain the locked state of [PLL,](#page-149-11) the frequency of the oscillator should track the frequency of the input signal. Since it is known that frequency of the oscillator is proportional to the control signal applied to the oscillator input [voltage in case analog[-PLL,](#page-149-11) tuning word in case of All-digital [PLL\]](#page-149-11), the control signal will provide the demodulated signal.

The phase domain linear model of [PLL,](#page-149-11) shown in Figure [2-6,](#page-30-1) delineates the frequency modulation input,  $M(s)$  and demodulated output signal,  $V_c(s)$ . The model represents analog[-PLL,](#page-149-11) in its locked state and contains the transfer function of the blocks shown in Figure [2-5.](#page-30-0) In phase domain, phase detector (PD) is represented by a gain element  $K_{PD}$  (rad/V), loop filter by  $F(s)(V/V)$  and voltage controlled oscillator [\(VCO\)](#page-149-12) by  $K_{VCO}/s$  (rad/V).

<span id="page-30-1"></span>

**Figure 2-6:** Phase-domain linear model of PLL.

Employing linear feedback analysis, the relationship between  $V_c(s)$  and  $M(s)$  can be derived as,

<span id="page-30-2"></span>
$$
V_c(s) = M(s) \times \frac{K_{PD}F(s)}{s + K_{PD}F(s)K_{DCO}}\tag{2-3}
$$

The closed loop transfer function of the [PLL](#page-149-11) can be given as,

$$
H(s) = \frac{K_{PD}F(s)K_{DCO}}{s + K_{PD}F(s)K_{DCO}}\tag{2-4}
$$

Substituting this in Equation [2-3](#page-30-2) gives,

<span id="page-30-3"></span>
$$
V_c(s) = \frac{M(s)H(s)}{K_{DCO}}\tag{2-5}
$$

Equation[\(2-5\)](#page-30-3) states that frequency input signal is filtered by closed-loop transfer function of [PLL](#page-149-11) and scaled by [VCO](#page-149-12) gain to obtain demodulated output. This leads to an important condition that [PLL](#page-149-11) bandwidth need to be larger than the input signal bandwidth for efficient demodulation. Wider loop-bandwidth in [PLL](#page-149-11) also reduces the effect of PD distortion at the output [\[27\]](#page-144-3). Presence of  $K_{VCO}$  $K_{VCO}$  $K_{VCO}$  in the transfer function implies that low VCO gain is required for high demodulation sensitivity. However, low [VCO](#page-149-12) gain limits the [PLL](#page-149-11) tunability range and makes it susceptible to PVT variations.

Many examples of [FSK](#page-148-10) demodulators using [PLL](#page-149-11) are available in literature [\[28\]](#page-144-4). Specifically, a Bluetooth receiver that adopts [PLL](#page-149-11) for [GFSK](#page-148-8) demodulation is reported in [\[29\]](#page-144-5). In [\[30\]](#page-144-6), a stand-alone [FSK](#page-148-10) demodulator employs [PLL](#page-149-11) with two mutually exclusive loops, a fine and a coarse tuning loop, to achieve high demodulation sensitivity and wide tunability simultaneously.

Besides conventional [PLL,](#page-149-11) an alternative  $\Sigma\Delta$ -DPLL architecture was introduced in [\[31\]](#page-144-7) to perform [FSK](#page-148-10) demodulation and digitization simultaneously. Usually a coarse A/D conversion is employed at the output of DPLL based demodulators for frequency digitization. The Σ∆-DPLL demodulator in [\[31\]](#page-144-7) employs oversampling and noise shaping to minimize the quantization errors that are introduced in demodulated DPLL output due to coarse A/D conversion. This increases the resolution of frequency digitization.

<span id="page-31-1"></span>

**Figure 2-7:** Σ∆-DPLL based demodulator.

Σ∆-DPLL based demodulator, as shown in Figure [2-7,](#page-31-1) uses a counter as a local oscillator [\(LO\)](#page-149-8) phase controller and thereby eliminating the slow frequency drift of the oscillators. It is to be noted that  $\Sigma\Delta$ -DPLL based demodulator uses *'carry + 1'* signal from the counter to sample the charge pump output. This *'carry + 1'* signal is input data dependent and causes nonuniform sampling. An additional non-uniform-to-uniform decimator is implemented in [\[31\]](#page-144-7) to produce uniform samples for further signal processing. This unnecessary complication in digital hardware circuitry compromises the use of Σ∆-DPLL for frequency demodulation.

### <span id="page-31-0"></span>**2-2 Low power I/Q receivers**

Conventional [FSK/](#page-148-10)phase shift keying [\(PSK\)](#page-149-13) receivers [\[5\]](#page-142-4)[\[6\]](#page-142-5)[\[9\]](#page-143-0)[\[2\]](#page-142-1) use Cartesian I/Q structures (heterodyne/homodyne) for their RF and analog front ends. These I/Q structures enable complex-domain signal processing and conveniently adopts power-efficient demodulators. It also prevents self-corruption of asymmetric [FSK/](#page-148-10)[PSK](#page-149-13) signal during down-conversion in zero-IF receivers. Two parallel signal paths (in-phase and quadrature phase) require separate circuitry for down-conversion, filtering and analog-to-digital conversion. To achieve low power

operation, these I/Q structures are mostly realized as low-IF [\[9\]](#page-143-0)[\[11\]](#page-143-2)[\[24\]](#page-144-0), sliding-IF [\[2\]](#page-142-1) [\[3\]](#page-142-2) and zero-IF [\[18\]](#page-143-7) architecture. Along with these architectures, several low-power circuit techniques that are usually adopted in state-of-the-art transceivers are discussed next.

### <span id="page-32-1"></span><span id="page-32-0"></span>**2-2-1 Architectures**



**Figure 2-8:** Zero-IF architecture.

Shown in Figure [2-8,](#page-32-1) is an example of zero-IF architecture that down converts the input RF signal directly to the baseband. Due to zero-IF, the architecture does not require additional image filters in the signal path. Simple [LPFs](#page-149-14) are used to suppress interferers and higher harmonics. [ADCs](#page-148-11) and [DBB](#page-148-12) operate at baseband frequencies close to DC. All these attributes make zero-IF more power-efficient than both low-IF and sliding-IF. In addition to that, high level of integration and digitization are possible in zero-IF receivers.

Despite these benefits, use of zero-IF architectures is limited by its inherent DC-offsets and flicker noise problems. DC offsets, specific to zero-IF architecture, are due to the phenomenon of 'self-mixing' [\[19\]](#page-143-6)[\[32\]](#page-144-8). Here, strong [LO](#page-149-8) signals will leak into the RF inputs of low noise amplifier [\(LNA\)](#page-149-15) and mixer due to finite isolation between them and [LO](#page-149-8) port. This leaked [LO](#page-149-8) signal at the RF port of the mixer mixes with the [LO](#page-149-8) signal and produces unwanted DC components at mixer output. High pass filtering (analog domain) [\[18\]](#page-143-7) and DC offset cancellation (digital domain) are the most common techniques used to address the DC offsets. Along with DC offsets, flicker noise is becoming a prominent issue in deep submicron CMOS technologies, as it causes considerable SNR degradation in the zero-IF receivers. Though, it can be reduced by using large transistors in the baseband circuits, it is achieved at the cost of increased power consumption.

Low-IF architecture (Figure [2-9\)](#page-33-0) avoids DC offset completely and flicker noise partially that are witnessed in zero-IF architectures, by selecting a non-zero IF. In this case, typical IF is twice the signal bandwidth. Low-IF architecture requires additional circuitry to filter the unwanted signal at image frequency. In  $I/Q$  receivers, IF image rejection is generally realized either in analog domain (RF polyphase and IF complex bandpass filters) or digital domain [\[33\]](#page-144-9). Especially, receivers, implemented in [\[9\]](#page-143-0)[\[11\]](#page-143-2)[\[24\]](#page-144-0), employ complex filters that have asymmetrical frequency response as shown in Figure [2-10.](#page-33-1) This asymmetrical frequency response is synthesized by employing frequency translation technique on low-pass filters [\[34\]](#page-144-10). Besides finite filter stop-band rejection, image rejection in low-IF is further limited by mismatches

<span id="page-33-0"></span>

**Figure 2-9:** Low-IF architecture.

<span id="page-33-1"></span>

**Figure 2-10:** Real and complex filters.

between the I- and Q- paths [\[33\]](#page-144-9). It is to be noted that power consumption of complex filters is usually higher than that of low-pass filters and it increases with IF. Hence, compared to zero-IF, low-IF has slightly higher design complexity and may consume more power.

Sliding-IF architecture is another architecture that is gaining popularity among low-power RF designers [\[2\]](#page-142-1) [\[3\]](#page-142-2). It performs two-stage down-conversion in which second [LO](#page-149-8) is derived from the first [LO](#page-149-8) by frequency division (Figure [2-11\)](#page-34-1). In both zero-IF and low-IF receivers, quadrature phases (RF or [LO\)](#page-149-8) are generated at very high frequencies and hence receiver consumes large power. Moreover, even a minor layout/load difference in I/Q paths would result in a significant  $I/Q$  mismatch at these high frequencies affecting the receiver performance. However, in sliding-IF architecture, the problem of  $I/Q$  mismatch and quadrature generation are greatly reduced by generating quadrature signals at lower frequencies. It also makes them less susceptible to DC-offsets due to self-mixing. Besides its advantages, it should be noted that additional mixers, [LO](#page-149-8) buffers and frequency dividers increase the design complexity and area.

<span id="page-34-1"></span>

**Figure 2-11:** Sliding-IF architecture.

Considering only at the system level, it is difficult to select one architecture over the other for low power consumption, small chip area and high performance. The performance of these architectures largely depends on implementation of individual blocks [\(LNA/](#page-149-15)mixer/quadrature-[VCO\)](#page-149-12). For example, (a) sliding-IF RX in [\[3\]](#page-142-2) has achieved high sensitivity (-98 dBm) at low power by running [VCO](#page-149-12) at a frequency lower than the input RF and generating quadrature [LO](#page-149-8) at a much lower frequency; (b) low-IF RX in [\[10\]](#page-143-1) employs a single stage LNA, mixer and quadrature-VCO [\(LMV\)](#page-149-16) cell to achieve sub-mW operation. Hence, in the next section, we briefly discuss the circuit techniques that are adopted in some of the state-of-the-art [BLE](#page-148-0) receivers to achieve high performance and low power consumption.

#### <span id="page-34-0"></span>**2-2-2 Circuit techniques**

High gain along with low noise is the desired [LNA](#page-149-15) characteristic and is usually achieved using a single-ended [\[3\]](#page-142-2)[\[2\]](#page-142-1) or differential [\[9\]](#page-143-0) cascoded structure with a tunable integrated LC load (Figure [2-12\)](#page-35-0). Considering their high power consumption ( $\sim 25 - 30\%$  of RX power), in certain receiver implementations, [LNAs](#page-149-15) are: (a) removed from the signal chain [\[18\]](#page-143-7); (b) operated at low supply voltage [\[11\]](#page-143-2); and (c) replaced with [LMV](#page-149-16) cells [\[10\]](#page-143-1) to minimize RX power at the cost of reduced sensitivity. In a LMV cell, [LNA,](#page-149-15) mixer and quadrature[-VCO](#page-149-12) are stacked one over the other and share same bias current without extra voltage headroom (Figure [2-12\)](#page-35-0).

Current-driven passive mixers [\[18\]](#page-143-7)[\[24\]](#page-144-0) and switched transconductor mixers [\[9\]](#page-143-0) are used for their high gain and linearity at low power. To further reduce power consumption, switched transconductors (Figure [2-13\)](#page-35-1) are operated at supply voltages as low as 0*.*6 V [\[11\]](#page-143-2). In the case of sliding-IF receivers [\[3\]](#page-142-2)[\[2\]](#page-142-1), an active RF mixer is used along with quadrature passive IF mixers. To increase the gm/I efficiency and reduce the mixer noise, push-pull structure with a common-mode feedback [\(CMFB\)](#page-148-13) is adopted in the RF mixer [\[3\]](#page-142-2).

Active op-amp-RC [\[11\]](#page-143-2)[\[18\]](#page-143-7)[\[3\]](#page-142-2) and gm-C [\[10\]](#page-143-1) structures are used to implement complex bandpass filters and real low pass filters. They are usually combined with programmable gain

<span id="page-35-0"></span>

**Figure 2-12:** (a) Differential-ended LNA [\[9\]](#page-143-0). (b) LMV cell [\[10\]](#page-143-1).

<span id="page-35-1"></span>

**Figure 2-13:** Switched transconductors [\[11\]](#page-143-2)
stages to cover wide dynamic range [\[9\]](#page-143-0)[\[2\]](#page-142-0). SAR-analog-to-digital converter [\(ADC\)](#page-148-0)s and digital demodulators are preferred for their high power efficiency [\[9\]](#page-143-0)[\[3\]](#page-142-1). However, [BLE](#page-148-1) receivers designed in [\[18\]](#page-143-1)[\[24\]](#page-144-0) employ phase[-ADCs](#page-148-0) to directly quantize the phase from the I/Q signal. Stacked [LO](#page-149-0) buffers [\[9\]](#page-143-0) and polyphase filters in RF signal path [\[24\]](#page-144-0) are other notable circuit techniques employed to reduce power consumption during quadrature [LO](#page-149-0) generation.

# **2-3 Phase tracking receivers**

Generally I/Q receivers process the input signal in amplitude domain. They employ [ADCs](#page-148-0) in I/Q paths to digitize the amplitude information of the input signal and extract the relevant phase information using digital signal processing. Since [FSK/](#page-148-2)[PSK](#page-149-1) type modulations modulate data only on the frequency or phase of the carrier, demodulating phase or frequency directly could help simplifying the receiver implementation.

Though phase[-ADCs](#page-148-0) [\[7\]](#page-142-2) and quadrature correlators [\[22\]](#page-143-2) determine the phase/frequency information without amplitude digitization, they employ  $I/Q$  architectures and provide no design simplification. In contrast, receivers that employ [PLL](#page-149-2) or other similar demodulators [\[31\]](#page-144-1) would require only single channel and could result in lower design complexity. Since [PLL](#page-149-2) tracks the phase of the input signal, these receivers can be called as phase-tracking receivers.

Phase-tracking receivers are quite prevalent in the literature [\[28\]](#page-144-2)[\[35\]](#page-144-3)[\[30\]](#page-144-4) and are often discussed as an important application of [PLL](#page-149-2) in [\[27\]](#page-144-5). However, digital demodulators are often preferred over [PLL-](#page-149-2)based phase-tracking receivers for their flexibility and adaptability [\[22\]](#page-143-2). Recently, a phase-tracking receiver employing a novel phase-to-digital conversion loop is published in [\[4\]](#page-142-3). Like [PLL,](#page-149-2) [PDC](#page-149-3) loop tracks the phase of the input signal by continuously switching to one of its pre-generated [LO](#page-149-0) phases. It is reported that the receiver consumes only 2*.*4 mW with state-of-the-art sensitivity of −92 dBm. In the next section, the receiver is described in detail as it forms the basis for this thesis work.

## **2-3-1 Sliding-IF phase-to-digital converter**

As described in Section [\(2-1-5\)](#page-29-0), [PLL](#page-149-2) tracks phase/frequency of the input signal and can be used as a frequency/phase demodulator. In [\[4\]](#page-142-3), [PLL](#page-149-2) behaviour is emulated using a mixer as phase detector, a low-pass filter as loop filter and a phase rotator as oscillator. Phase rotator is composed of a digital accumulator and a phase selector. Unlike usual [PLL,](#page-149-2) low pass filter [\(LPF\)](#page-149-4) output in this [PLL](#page-149-2) is digitized using 1-bit [ADC](#page-148-0) (comparator) before transferring to phase rotator. From the linear analysis of the [PLL,](#page-149-2) the digitized [LPF](#page-149-4) output is proportional to demodulated frequency information and the integrator in phase rotator provides digitized phase information. In concise, this loop performs direct phase-to-digital conversion. Figure [2-](#page-37-0) [14](#page-37-0) illustrates this account of [PDC](#page-149-3) loop.

Employing mixer as analog phase detector enables the [PDC](#page-149-3) loop to accommodate strong interferers. These strong interferers are later filtered by stop-band attenuation of [LPF](#page-149-4) and capture-effect of comparator in the [PDC](#page-149-3) loop so that demodulated phase/frequency data is least corrupted. Thus, analog phase detector, [LPF](#page-149-4) and comparator together address the selectivity conundrum commonly seen in [PLL-](#page-149-2)demodulators. Furthermore, 1-bit quantization after [LPF](#page-149-4) cancels the effect of amplitude-dependent phase-to-voltage conversion at analog

<span id="page-37-0"></span>

**Figure 2-14:** Phase-to-digital conversion loop [\[4\]](#page-142-3).

phase detector and makes the loop more-tolerant to amplitude fluctuations. By employing this feature, [PDC](#page-149-3) increases the dynamic range of receiver, it is embedded into.

Oscillator in the [PLL](#page-149-2) generates output phase proportional to the integral of [LPF](#page-149-4) output. The output phase is compared with incoming input phase at phase detector. Phase rotator produces similar oscillator behaviour using: (i) digital phase integrator – it integrates/accumulates the digital [LPF](#page-149-4) output; (ii) phase selector – based on integrator output, it selects one of the 16 [LO](#page-149-0) phases generated using another [PLL](#page-149-2) output and frequency dividers. Phase selector and multi[-LO](#page-149-0) phase generator are together termed as Digital-to-phase converter (DPC). [LO](#page-149-0) phases are generated using a separate [PLL.](#page-149-2) Consequently, [PDC](#page-149-3) and [PLL](#page-149-2) bandwidth can be optimized independently for fast signal demodulation and low [VCO](#page-149-5) phase noise.

Generating multiple [LO](#page-149-0) phases at RF poses a big threat to low power operation. Hence in [\[4\]](#page-142-3), sliding-IF architecture (divide-by-8) is incorporated into the [PDC.](#page-149-3) Thanks to sliding-IF plan, [LNA](#page-149-6) and RF mixer simply down-convert the RF input signal and IF mixer acts as the analog phase detector in the [PDC](#page-149-3) loop. Since phase detector operates with an IF input, multiple [LO](#page-149-0) phases are generated at IF and thereby effectively consumes less power than the earlier [PDC](#page-149-3) loop.

The complete block diagram of receiver with sliding-IF [PDC](#page-149-3) proposed in [\[4\]](#page-142-3) is shown in Figure [2-15.](#page-38-0) It is implemented in 90 nm CMOS technology and designed to operate in 2.4 GHz ISM band.

#### **2-3-2 Proposed zero-IF phase-to-digital converter**

Since one of the objective of this work is to improve the energy efficiency of the sliding-IF [PDC](#page-149-3) based receiver, the scope for power reduction is identified and discussed in this section.

Table [2-1](#page-38-1) lists out the power consumption of each block implemented in the sliding-IF [PDC](#page-149-3) [\[4\]](#page-142-3). From the table, we identify that RF circuits  $(LNA + RF$  $(LNA + RF$  mixer) consume 42% of the total power and core [PDC](#page-149-3) loop, comprising of IF mixer, [LPF](#page-149-4) and DPC, consumes 38% of the

<span id="page-38-0"></span>

**Figure 2-15:** Sliding-IF PDC receiver [\[4\]](#page-142-3).

| Circuit blocks         | Power $(\mu W)$ |
|------------------------|-----------------|
| $LNA + RF$ mixer       | 1050            |
| $PD + LPF$             | 400             |
| <b>DPC</b>             | 500             |
| <b>VCO</b>             | 300             |
| Charge pump $+$ Others | 200             |
| Total                  | 2450            |

<span id="page-38-1"></span>**Table 2-1:** Power consumption of blocks in the sliding-IF PDC based receiver [\[4\]](#page-142-3).

total power. Including the consumption of oscillator and [PLL](#page-149-2) would increase the total power consumed by [PDC](#page-149-3) loop and its auxiliary circuits to  $1350 \mu W$  (55% of the total receiver power).

On sifting through the sliding-IF [PDC](#page-149-3) receiver at system level, following components are identified as essential to the receiver:

- IF mixer along with [LPF,](#page-149-4) comparator and phase rotator, forms the core of the [PDC](#page-149-3) loop.
- Low noise amplifier is essential to achieve high sensitivity. By providing low noise and high gain, it improves the overall noise figure of the receiver and also suppresses the out-of-band blockers.
- Low pass filter is the only block in the sliding IF[-PDC](#page-149-3) receiver that addresses in-band linearity. It filters the strong adjacent and alternate channel interferers after downconversion.

RF mixer is employed only to facilitate sliding-IF conversion which in turn was adopted to reduce power consumption during multiple [LO](#page-149-0) phase generation. [PLL](#page-149-2) and [VCO](#page-149-5) are used to produce the desired [LO](#page-149-0) signal.

Since the phase rotator in the [PDC](#page-149-3) loop behaves like an oscillator in the [PLL,](#page-149-2) it can be easily replaced with digitally controlled oscillator [\(DCO\)](#page-148-3), without inducing any drastic changes in the system behaviour. Linear models, employed in [\[4\]](#page-142-3) to represent phase-rotator, further ratify the [DCO](#page-148-3) replacement. As [DCO](#page-148-3) is capable of providing phase output at RF at low power, it helps to realize the zero-IF [PDC](#page-149-3) without resorting to power-hungry dividers. Moreover, RF mixer, [PLL](#page-149-2) and [VCO,](#page-149-5) employed in sliding IF[-PDC,](#page-149-3) are not required in zero-IF [PDC.](#page-149-3) Hence, the energy-efficiency of the zero-IF [PDC](#page-149-3) receiver could be higher than that of sliding-IF [PDC.](#page-149-3)

Though [DCO](#page-148-3) improves the energy-efficiency of the receiver, the sensitivity and selectivity performance of the receiver would be affected by inherent oscillator non-ideal characteristics like phase-noise, slow frequency drift, limited resolution, limited tuning range and voltage swing. Problem of limited voltage swing can be easily avoided by: (a) employing [DCO](#page-148-3) buffers - to achieve rail-to-rail voltage swing; (b) switching mixers - to minimize the effect of [DCO](#page-148-3) amplitude on the mixer output. As the receiver is intended to operate in 2*.*4 GHz ISM band ranging between 2*.*401 GHz - 2*.*483 GHz, it is implicit that [DCO](#page-148-3) covers this frequency range. Furthermore, this frequency range in [DCO](#page-148-3) is quite achievable and it is shown in several state-of-the-art transceivers and A[DPLLs](#page-149-2) [\[3\]](#page-142-1)[\[36\]](#page-144-6).

In the [PDC](#page-149-3) loop, the [DCO](#page-148-3) tracks the phase of the RF input signal by altering its oscillating frequency. At any point of operation, efficient phase-tracking is achieved when the lowest [DCO](#page-148-3) frequency step/resolution is at least equal to 0.5 times the instantaneous frequency deviation. Since the frequency deviation is 500 kHz in the [BLE](#page-148-1) standard, it is necessary that the [DCO](#page-148-3) achieves a resolution much higher than 250 kHz [\[14\]](#page-143-3). Later in Chapter 3, it will be shown that even higher resolution is required to address varying frequency offsets and also, a digital interface is needed between comparator and [DCO,](#page-148-3) to dynamically adjust the [DCO](#page-148-3) frequency step.

Setting any specifications for the [DCO](#page-148-3) phase noise and slow frequency drift requires detailed analysis of its impact on receiver performance. Hence, it is discussed with the aid of MATLAB

<span id="page-40-0"></span>

**Figure 2-16:** Proposed zero-IF phase-to-digital conversion based receiver.

simulations in the next chapter. However, for an architectural overview, an additional mixedsignal feedback loop is implemented along with the existing zero-IF [PDC](#page-149-3) loop to minimize the effect of slow frequency drift along with varying frequency offsets. This loop facilitates [LO](#page-149-0) carrier recovery directly from the received RF signal.

The top-level block diagram of the proposed zero-IF [PDC](#page-149-3) based receiver is shown in Figure [2-](#page-40-0) [16.](#page-40-0) Since this receiver performs direct frequency demodulation from the RF signal, it will be also referenced as direct frequency demodulator [\(DIFDEM\)](#page-148-4) in this work. Compared to sliding IF[-PDC](#page-149-3) and other I/Q receivers, it has lesser number of components. Besides the components described earlier, there are two new blocks in the [DIFDEM:](#page-148-4)(a) automatic frequency noise cancellation [\(AFC\)](#page-148-5) block and (b) DC offset calibration[-DAC.](#page-148-6)

- [AFC](#page-148-5) block along with [PDC](#page-149-3) core forms the digital feedback loop. It is implemented in digital domain and employed to cancel the carrier frequency offsets due to dirty transmitter and the slow frequency drift of the [DCO.](#page-148-3)
- As the name indicates, calibration[-DAC](#page-148-6) is used to maintain the DC Offset within the limit identified during system analyses.

Zero-IF [PDC](#page-149-3) is a system-level approach towards high energy-efficiency phase-tracking receivers. For maximum energy efficiency possible, circuit-level innovations are needed as well. Though, zero IF[-PDC](#page-149-3) has fewer components, optimizing every one of them for low power is a task beyond this thesis time-frame. Hence, in this design, some of the blocks are re-used from previous designs. Further, according to the conclusions achieved through system analyses in Chapter 3, certain blocks are completely re-designed. These circuit blocks, along with the re-used ones, are discussed in Chapter 4 and Chapter 5. Finally, the entire receiver is designed to operate at a supply voltage of 0.85 V.

# Chapter 3

# **System analysis and design**

The behaviour of phase-to-digital conversion loop will be studied in the first part of the chapter. Attributes such as response time, stability and steady-state conditions will be analysed in detail. The second part of the chapter is dedicated for system-level understanding of the receiver performance and obtaining block-level parameters to meet the target specifications.

# **3-1 Linear s-domain model of the PDC**

Similar to a phase locked loop [\(PLL\)](#page-149-2), the proposed zero-IF phase-to-digital conversion based receiver is inherently a non-linear system. Presence of comparator in the phase-to-digital conversion [\(PDC\)](#page-149-3) loop only consolidates this assertion further. Despite being non-linear, most of the [PLLs](#page-149-2) are described very well using linear models and transfer functions, when they are in the locked state and the phase error is very small [\[27\]](#page-144-5). A similar transfer-function based approach is used in [\[4\]](#page-142-3) to model the frequency response of the [PDC](#page-149-3) loop.

The approximated phase-domain linear model, used in [\[4\]](#page-142-3), is shown in Figure [3-1](#page-43-0) and the derived signal and noise transfer functions (STF and NTF) are given below:

<span id="page-42-0"></span>
$$
STF = \frac{f_{out}(s)}{f_{in}(s)} = \frac{A \cdot K_{PD} \cdot K_{LPF}(s) \cdot K_{CMP}}{s + A \cdot K_{PD} \cdot K_{LPF}(s) \cdot K_{CMP} \cdot K_{DCO}} \tag{3-1}
$$

<span id="page-42-1"></span>
$$
NTF = \frac{f_{out}(s)}{f_{qn}(s)} = \frac{s}{s + A \cdot K_{PD} \cdot K_{LPF}(s) \cdot K_{CMP} \cdot K_{DCO}} \tag{3-2}
$$

Here, *fin* and *fout* are the modulated input frequency and the digitized output frequency,  $K_{LPF}(s)$  is the transfer function of low pass filter [\(LPF\)](#page-149-4) and  $K_{DCO}/s$  is the gain of the digitally controlled oscillator [\(DCO\)](#page-148-3) in phase domain. The non-linear behaviour of phase detector is modelled using an input amplitude dependent linear gain factor, A·K*P D*, assuming that instantaneous phase error is small. Since the comparator gain is inversely proportional to the instantaneous amplitude of its input signal, an approximated gain factor K*CMP* , given in Equation[\(3-3\)](#page-43-1), is used to characterize the comparator behaviour.

<span id="page-43-0"></span>

Figure 3-1: An approximated linear model of PDC loop.

<span id="page-43-1"></span>
$$
K_{CMP} \approx \frac{1}{A \cdot K_{PD} \cdot K_{LPF}(s)}
$$
\n(3-3)

Employing the transfer functions in Equations [3-1](#page-42-0) and [3-2,](#page-42-1) authors in [\[4\]](#page-142-3) concluded that:

- the open-loop gain of the [PDC](#page-149-3) loop is independent of the input amplitude. It is due to the presence of comparator in the [PDC](#page-149-3) loop as it negates the amplitude-dependent gain of the analog mixer.
- the loop bandwidth depends mainly on  $K_{DCO}$  and should be optimized to cover frequency deviation range  $(\Delta f)$  and meet the interference rejection requirement. [LPF](#page-149-4) decouples the interference rejection from the K*DCO* optimization at the cost of loop stability.

Despite its few acceptable predictions, the linear model of [PDC](#page-149-3) loop is grossly inaccurate. Linear gain assumption of phase detector and comparator are error-prone, since the comparator gain largely depends on the statistical properties of its input signal and instantaneous phase error,  $\theta_e$  can reach to a maximum of  $\pm \pi/2$  at the phase detector output.

On the other hand, time-domain analysis, using extensive numerical simulations, is the most preferred approach to understand the non-linear systems that comprise comparators (e.g.,  $\Sigma\Delta$  analog-to-digital converters [\[37\]](#page-145-0)). Hence, in the next section, a time-domain model is employed to describe the zero-IF [PDC](#page-149-3) receiver. The model is extensively simulated in MAT-LAB to understand its non-linear dynamics and the effect of individual blocks on overall PDC performance.

# **3-2 A time-domain model of the zero-IF PDC**

A time-domain MATLAB model of zero-IF PDC, similar to the block diagram shown in Figure [3-2,](#page-44-0) is developed for in-depth analysis in this work. Each block in the figure is modelled according to the mathematical exposition of the receiver given in the Figure [3-2.](#page-44-0)

<span id="page-44-0"></span>

**Figure 3-2:** Time domain model of the PDC loop.

In the expressions given in Figure [3-2:](#page-44-0)

- $f_{RF}(t)$  and  $f_{LO}(nT_s)$  are the instantaneous frequency of the RF input and LO signal at instant '*t*' and ' $nT_s$ ' respectively; and  $V_{in}$  is the amplitude of the RF signal and  $V_M = A_{MX} A_{LNA} V_{in} V_{LO}$ , is the signal amplitude at [LPF](#page-149-4) input.
- $\phi_{RF}(t)$  is the phase noise in the RF input signal. It can be attributed to several factors such as, carrier frequency drift due to dirty transmitter and doppler effect.
- $\bullet$   $\phi_{LO}(t)$  is the inherent [DCO](#page-148-3) phase noise. Initially, DCO is modelled without phase noise to study the loop behaviour and later on [DCO](#page-148-3) phase noise is included to study its effect on the [PDC](#page-149-3) loop.

As briefly mentioned in Chapter 2, zero-IF [PDC](#page-149-3) also contains a DC offset cancellation block and an automatic frequency noise cancellation [\(AFC\)](#page-148-5) block to address certain limitations of the [PDC](#page-149-3) loop. These blocks will be included into the existing model, when those limitations are discussed in subsequent sections.

### **3-2-1 Simulation set-up**

GFSK and BFSK signals, generated with either periodic or random binary inputs at a bitrate of 1 Mbps, are used as inputs in all the time-step simulations of zero-IF [PDC.](#page-149-3) GFSK is chosen as it is the modulation scheme employed by the *Bluetooth Low Energy* [\(BLE\)](#page-148-1) wireless standard and BFSK, the simplest FSK, is used to study the fundamentals of loop dynamics without any Gaussian complexities. Figure [3-3](#page-45-0) illustrates both GFSK and BFSK input signals, generated with binary inputs, "101011110000." The frequency deviation  $(\Delta f)$  of  $\pm 250 \text{ kHz}$ , a [BLE](#page-148-1) specification, is used in both the modulation schemes. However, the carrier frequency, *f<sup>c</sup>* is set at 200 MHz to shorten the simulation runtime. It is simple to conclude

<span id="page-45-0"></span>

**Figure 3-3:** Comparison between FSK and GFSK.

that [DCO](#page-148-3) should also oscillate at  $f_c \pm \Delta f$  for [PDC](#page-149-3) loop to track the input signal. In other words,

$$
f_{LO,0} = f_c - \Delta f
$$
  
\n
$$
f_{LO,1} = f_c + \Delta f
$$
\n(3-4)

Any mismatch between them would introduce undesired sinusoidal components into the [PDC](#page-149-3) loop. An illustrative explanation together with maximum allowable mismatch and preventive measures are discussed in the Section [\(3-4\)](#page-60-0).

For simulations in this section, a low-pass 3*rd* order Butterworth filter with a bandwidth of 600 kHz and a comparator, clocking at 32 MHz are used to complete the [PDC](#page-149-3) loop. [LPF](#page-149-4) and sampling frequency are adopted from the sliding-IF [PDC](#page-149-3) [\[4\]](#page-142-3). Further, the gain of forward signal path is set to be unity for ease of analysis. It should be noted that all blocks are ideal in this section i.e. noiseless and linear with zero offsets.

## **3-2-2 Transient response - voltage-time representation**

A simple time-step simulation is performed for a BFSK input signal, generated using periodic binary input "101011110000", and the transient signal at each node is plotted in Figure [3-4.](#page-46-0)

Following the simulation time-steps, one could identify that when the [DCO](#page-148-3) and the low noise amplifier [\(LNA\)](#page-149-6) output oscillate at same frequency, say  $f_c + \Delta f$ , they produce a DC signal

at the mixer output. After low-pass filtering, the DC signal at [LPF](#page-149-4) output result in a stable comparator output. The comparator output together with the negative feedback behaviour keeps the [DCO](#page-148-3) frequency unchanged which in turn maintains steady DC signal (*SS*1) at the [LPF](#page-149-4) output. For convenience, we define this steady state of [PDC](#page-149-3) loop as 'static mode.'

<span id="page-46-0"></span>

**Figure 3-4:** Time-step simulations - mixer, LPF and comparator output.

When BFSK input changes its frequency to  $f_c - \Delta f$  at  $t = T_0$ , it introduces a differencefrequency component of 500 kHz  $(2\Delta f)$  at the mixer output. With bandwidth equal to 600 kHz, [LPF](#page-149-4) transfers the 500 kHz signal to its output with marginal attenuation and considerable phase delay. Owing to its sinusoidal content, [LPF](#page-149-4) output flips the comparator output after certain time,  $T_{RP}$ . In other words, [PDC](#page-149-3) loop responds to the FSK modulation at  $t = T_0 + T_{RP}$ . The modified comparator output changes the [DCO](#page-148-3) frequency to  $f_c - \Delta f$ and thus makes the loop to track the current input frequency.

Though mixer outputs a DC signal instantaneously in response to the [DCO](#page-148-3) frequency change, [LPF](#page-149-4) takes time to settle. In this ideal simulation, this delay can be attributed completely to [LPF](#page-149-4) phase response. At time  $t = T_0 + T_B$ , the LPF finally settles at DC value,  $SS_0$ , thereby bringing the loop to static mode again. For future reference, we say that [PDC](#page-149-3) loop is in 'dynamic mode' during the time period  $(T_0 < t < T_0 + T_B)$ , as [LPF](#page-149-4) output is transitioning from one steady-state to another.

To summarize, whenever input frequency changes, [PDC](#page-149-3) loop steps into dynamic mode and returns back to static mode when [LPF](#page-149-4) output settles at a steady-state. It should be noted that [LPF](#page-149-4) output has two steady-states  $(SS_0, SS_1)$ , one for each frequency and they are of opposite polarity.

#### **3-2-3 Transient response - phase-time representation**

Voltage-time representation is widely used in [PLL](#page-149-2) modelling [\[27\]](#page-144-5), where the mixer is defined to provide the relevant phase-to-voltage conversion. However, for [PDC](#page-149-3) loop, author believes that considering only phase transfer at each node of the loop would provide a better insight into the loop dynamics. Author also concedes that the phase-time domain model has certain limitations which need to be reworked to explain phase of composite signal with multiple frequencies.

<span id="page-47-1"></span>

**Figure 3-5:** Phase-to-digital transfer curve and its representation in complex plane.

#### **Phase-to-digital transfer curve of comparator**

For phase-time domain representation, the voltage-digital transfer characteristics of the comparator is translated to phase-digital transfer characteristics by mapping the threshold voltage to a phase threshold. For an ideal comparator, since  $sin(n\pi) = 0$  where  $n \in \mathbb{Z}$ , the zero threshold in voltage domain can be translated to one of the several  $n\pi$  thresholds<sup>[1](#page-47-0)</sup> in phase domain (see Figure [3-5\)](#page-47-1). Negative feedback prevents the phase at comparator input from crossing more than one phase threshold. The factors that cause the comparator input to cross more than 1 would distort the [PDC](#page-149-3) behaviour and introduce instability.

The transient behaviour of [PDC,](#page-149-3) shown in Figure [3-4,](#page-46-0) will be discussed again in phasetime domain by following the simulation time-steps. At  $t < T_0$ , the BFSK input and [DCO](#page-148-3) output are oscillating at same frequency,  $f_c + \Delta f$ . Mixer and [LPF](#page-149-4) outputs are settled at a constant phase,  $\phi_{s1}$ . Though, mixer also contains sum-frequency component at its output, it is neglected in the analysis, as it will be filtered and has negligible effect at the comparator input. Comparator digitizes the constant phase  $\phi_{s1}$ , seen at its input. Due to negative feedback, [DCO](#page-148-3) oscillates at same frequency and ensure that loop is locked. As defined earlier, we term this steady-state as 'static mode', since phase at mixer and [LPF](#page-149-4) output is constant.

<span id="page-47-0"></span><sup>&</sup>lt;sup>1</sup>sin</sup> or *cos* is just a matter of preference. For *cos*, zero threshold translate to  $(2n + 1)\pi/2$  thresholds

At time-step,  $t = T_0$ , the BFSK input changes its frequency from  $f_c + \Delta f$  to  $f_c - \Delta f$  and moves the loop into dynamic mode. In response, the phase at mixer output starts drifting at the rate of  $-2\pi(2\Delta f)$  rad  $s^{-1}$  instantaneously. However, the phase at [LPF](#page-149-4) output remains unchanged at  $\phi_{s1}$ , which in turn causes [DCO](#page-148-3) frequency to remain at  $f_c + \Delta f$ . Here negative frequency,  $-2\Delta f$  accounts for the situation where,  $f_{in} < f_{DCO}$ . For positive frequency difference  $f_{in} > f_{DCO}$ , the phase drifts at opposite direction, thereby confining the steadystate phases around one threshold.

After certain delay,  $\delta t$ , the  $-2\Delta f$  signal at mixer output reaches the [LPF](#page-149-4) output at  $t = T_0 + \delta t$ . This causes the phase at [LPF](#page-149-4) output to drift at the rate of  $-2\pi(2\Delta f)$  rad s<sup>-1</sup> towards one of the comparator threshold. When the drifting phase at [LPF](#page-149-4) output crosses the phase threshold at  $t = T_0 + T_{RP}$ , the comparator flips its output. Subsequently, [DCO](#page-148-3) changes its signal frequency to  $f_c - \Delta f$  and mixer output settles at constant phase,  $\phi_{s0}$ . In ideal case, all these changes occur instantaneously and mixer output settles at constant phase at  $\phi_{s0}$  at  $t = T_0 + T_{RP}$ . However, the [LPF](#page-149-4) output phase continues to drift at the rate of  $-2\pi(2\Delta f)$  rad  $s^{-1}$  away from the comparator threshold.

Finally, [LPF](#page-149-4) output also settles at phase,  $\phi_{s0}$  at  $t = T_0 + T_B$ . Logically, the settling delay can be attributed to phase response of [LPF](#page-149-4) and mixer/comparator[/DCO](#page-148-3) delay (For ideal simulation, mixer/comparator and [DCO](#page-148-3) has zero delay). This will be verified in the next section. So, at  $t = T_0 + T_B$ , BFSK input and [DCO](#page-148-3) output are, once again, at same frequency  $(f_c - \Delta f)$  and the signals at mixer and [LPF](#page-149-4) output are at constant phase,  $\phi_{s0}$ . It indicates that [PDC](#page-149-3) loop is moved back to static mode. Further, it can be inferred that new steadystate phase,  $\phi_{s0}$  is just negative of the previous steady-state phase,  $\phi_{s0}$ , as both are due to delay caused [LPF](#page-149-4) phase response. In summary, [PDC](#page-149-3) loop shifts from static mode to dynamic mode at  $t = T_0$  and returns back to static mode at  $t = T_0 + T_B$  with different steady-state phase at mixer and [LPF](#page-149-4) output.

Figure [3-6](#page-49-0) graphically illustrates the phase-time representation using the phasor diagram of [LPF](#page-149-4) output. Phasor diagram differentiates the negative and positive phase drift by rotating in clockwise and counter-clockwise direction respectively. It also shows the comparator output and signal frequencies at input, [DCO](#page-148-3) and [LPF](#page-149-4) at time instants described above.

Since the graphs in Figure [3-4](#page-46-0) confirm that [PDC](#page-149-3) loop can track the frequency of the input signal, we study the following features of the loop to fathom the loop behaviour.

- Stability of the [PDC](#page-149-3) loop.
- Steady-state response.
- Response time and bandwidth.
- Effect of Gain and DC offset.

All these characteristics are interrelated and analysing one requires understanding of one or more other characteristics. Of these, stability analysis uses the essence of all the other attributes. Hence, it will be discussed last, despite its paramount importance. Both voltagetime and phase-time representations are used to discuss these attributes.

<span id="page-49-0"></span>

**Figure 3-6:** Phase-time domain representation of transient behaviour of the PDC loop.

Vijaya Kumar Purushothaman Master of Science Thesis

# <span id="page-50-1"></span>**3-3 Loop characteristics**

For reasons mentioned in previous section, [PDC](#page-149-3) loop uses BFSK input signal generated with periodic binary pattern "101011110000" for all the analyses in this section.

#### **3-3-1 Steady-state response**

As shown in both representations, the mixer and [LPF](#page-149-4) output in the [PDC](#page-149-3) loop settles at either *SS*<sub>0</sub> or *SS*<sub>1</sub> in voltage domain or at  $\phi_{s0}$  or  $\phi_{s1}$  in phase-domain after responding to an input frequency change. With its ability to provide extreme gain, the comparator could push the steady-state phase and DC close to zero, in the ideal scenario without [LPF.](#page-149-4) However, in the presence of [LPF,](#page-149-4) the 500 kHz  $(2\Delta f)$  signal will be delayed by [LPF](#page-149-4) phase response, which in turn determines the steady-state phase response at mixer and [LPF](#page-149-4) output. To prove this supposition, multiple simulations are performed with [LPFs](#page-149-4) providing different phase responses to the 500 kHz signal.

Transient simulations are performed with a family of Butterworth filters with order (2,3 and 4) and bandwidth  $(400 \text{ kHz} - 2 \text{ MHz})$ . Simulation results, in Figure [3-7,](#page-50-0) point out a strong correlation between the [LPF](#page-149-4) phase response and steady-state phase at [LPF](#page-149-4) output in the [PDC](#page-149-3) loop. Folding of steady-state phase around [LPF](#page-149-4) phase of  $-90°(-\pi/2)$ , is due to mismatch in output range of *asin*, inverse sine function  $[-\pi/2, \pi/2]$  and *freqz*, frequency response function  $[-\pi, \pi)$  in MATLAB. Accounting that, the results confirm that [LPF](#page-149-4) phase response indeed determines the steady-state phase and DC at [LPF](#page-149-4) output. Hence, through optimum selection of [LPF,](#page-149-4) steady-state phase can reach up to a maximum of ±*π/*2. It will be shown later that large steady-state DC at mixer and [LPF](#page-149-4) output improves the noise and offset tolerance of the [PDC](#page-149-3) loop. Simulations are also performed with a different family of filters, elliptic in this case, to catch any filter-specific limitations and results, also plotted in Figure [3-7,](#page-50-0) wards off this concern.

<span id="page-50-0"></span>

**Figure 3-7:** LPF phase response and steady-state phase.

Considering non-ideal situations, besides [LPF](#page-149-4) phase response, transient delays of comparator and [DCO](#page-148-3) also affect the steady-state response. They introduce an additional phase offset of  $(2\pi f_{DCO}t_{del})$  $(2\pi f_{DCO}t_{del})$  $(2\pi f_{DCO}t_{del})$  *mod*  $2\pi$  at the mixer and [LPF](#page-149-4) output. Here,  $f_{DCO}$  is the previous DCO frequency and *tdel* is the cumulative delay of comparator and [DCO.](#page-148-3) Using the phase-time representation, shown in Figure [3-6,](#page-49-0) the loop can become unstable, if the incremental phase offset pushes the phasor at [LPF](#page-149-4) output beyond  $\pm \pi$ . Figure [3-8](#page-51-0) shows this additional phase offset and instability occurrence for different cumulative delays. In this simulation, the cumulative delay of [DCO](#page-148-3) and comparator are modelled using delay elements with unit delay of 31.25 ns. For the case of delay  $= 10 \times$ unit delay, the [PDC](#page-149-3) loop fails to reproduce FSK input '101011110000.' Hence, the delay of comparator and [DCO](#page-148-3) should be optimized together with [LPF](#page-149-4) to keep the steady-state phase around  $\pm \pi/2$  for better noise and offset performance.

<span id="page-51-0"></span>

**Figure 3-8:** Mixer and comparator output for different comparator and DCO delays.

#### <span id="page-51-3"></span>**3-3-2 Response time and bandwidth**

Analysing bandwidth, a linear frequency domain property, using a non-linear comparator is cumbersome and difficult<sup>[2](#page-51-1)</sup>. Hence response time, its time-domain equivalent, is discussed in this section to have a fair understanding of the tracking ability of the [PDC](#page-149-3) loop.

As briefly mentioned in the earlier sections, [PDC](#page-149-3) loop takes finite time,  $T_{\rm RP}$  to respond to the input stimulus. It can be mathematically expressed as,

<span id="page-51-2"></span>
$$
T_{\rm RP} = T_{\rm LNA} + T_{\rm MX} + T_{\rm LPF} + T_{\rm cross} + T_{\rm CMP}
$$
\n
$$
(3-5)
$$

where,  $T_{\text{LNA}}$ ,  $T_{\text{MX}}$ ,  $T_{\text{LPF}}$  $T_{\text{LPF}}$  $T_{\text{LPF}}$  and  $T_{\text{CMP}}$  are the delays due to [LNA,](#page-149-6) mixer, LPF and comparator respectively and  $T_{\text{cross}}$  is the time taken by the  $2\Delta f$  signal to cross the comparator threshold,  $\phi_{th}$ , from its steady-state phase,  $\phi_{s0,1}$ .

<span id="page-51-1"></span><sup>2</sup>Author concedes his defeat in this Herculean task.

In ideal conditions, the delays of [LNA,](#page-149-6) mixer and comparator can be considered zero. [LPF](#page-149-4) delay is simply its phase response to the 500 kHz  $(2\Delta f)$  signal.  $T_{cross}$  can be calculated using the equation given below:

$$
\int_0^{T_{\text{cross0,1}}} f dt = \frac{1}{2\pi} \left( \phi_{th} - \phi_{s0,1} \right) \tag{3-6}
$$

where,  $f$  is the frequency of the signal at the [LPF](#page-149-4) output. For BFSK input signal<sup>[3](#page-52-0)</sup>,  $f$  is constant and equal to  $2\Delta f$  during the transition. With comparator threshold,  $\phi_{th} = 0$ , above equation can be simplified as,

<span id="page-52-1"></span>
$$
T_{\text{cross0,1}} = \frac{-\phi_{s0,1}}{2\pi (2\Delta f)}
$$
(3-7)

Using Equations [\(3-5\)](#page-51-2) and [\(3-7\)](#page-52-1), the response time can be given as,

$$
T_{RP} = \frac{\phi_{LPF,500\,kHz}}{2\pi (2\Delta f)} + \frac{-\phi_{s0,1}}{2\pi (2\Delta f)}
$$
(3-8)

From the conclusions derived in the previous section, [LPF](#page-149-4) phase response and steady-state phase are approximately equal to each other  $(\phi_{LPF,500 kHz} \approx \phi_{s0,1})$ . Then,

<span id="page-52-2"></span>
$$
T_{RP} = 2 \left| \frac{\phi_{LPF,500\,kHz}}{2\pi (2\Delta f)} \right| \tag{3-9}
$$

<span id="page-52-3"></span>Equation [\(3-9\)](#page-52-2) states that response time can be minimized by using [LPFs](#page-149-4) with shorter phase delay at 500 kHz. The results, obtained by simulating the [PDC](#page-149-3) loop with different [LPFs](#page-149-4), confirm this behaviour Figure [3-9.](#page-52-3) For completeness, under ideal conditions, the time  $(T_B)$ 



**Figure 3-9:** LPF phase response and response time.

<span id="page-52-0"></span><sup>3</sup>For BFSK, input frequency shift considered to occur instantaneously, whereas for GFSK, frequency shift occurs gradually.

taken by the [PDC](#page-149-3) loop to settle at steady-state phase  $\phi_{s0,1}$ , after input frequency change can be expressed as,

<span id="page-53-0"></span>
$$
T_B = T_{RP} + \left| \frac{\phi_{s0,1}}{2\pi (2\Delta f)} \right| \tag{3-10}
$$

$$
T_B = 3 \left| \frac{\phi_{LPF,2\Delta f}}{2\pi (2\Delta f)} \right| \tag{3-11}
$$

When mixer, comparator and [DCO](#page-148-3) have non-zero delays, they tend to contribute to the steady-state phase,  $\phi_{s0,1}$ . In this scenario, the steady-state phase would be,

$$
\phi_{s0,1} \approx \phi_{LPF,2\Delta f} + 2\pi (2\Delta f) t_{del} + \phi_{mx,2\Delta f}
$$
\n(3-12)

where  $t_{del}$  is the cumulative delay of comparator and [DCO](#page-148-3) and  $\phi_{mx,2\Delta f}$  is the phase delay due to mixer for frequency component,  $2\Delta f$ . Employing this relation in Equations [\(3-5\)](#page-51-2) and [\(3-10\)](#page-53-0), one could estimate response and settling time respectively.

Equation [\(3-9\)](#page-52-2) also indicate that increasing the frequency difference,  $(2\Delta f)$  would improve the response time. It can be achieved by increasing the frequency range of [DCO](#page-148-3) during [PDC](#page-149-3) operation, i.e.  $f_{LO,1} > f_c + \Delta f$  and  $f_{LO,0} < f_c - \Delta f$ . Though, large [DCO](#page-148-3) frequency range reduces the  $T_{cross}$ , it also increases the [LPF](#page-149-4) delay,  $\phi_{LPF,2\Delta f+\delta f}$ , for a given LPF bandwidth and order. Further, due to frequency mismatch of  $\delta f$  between input and [DCO](#page-148-3) frequencies in the static mode, the phase at mixer and [LPF](#page-149-4) outputs fails to settle and continues to drift at the rate of  $\pm 2\pi\delta f$ . It would introduce undesired pulse-modulation at the comparator output. A phase-time representation, given in Figure [3-10](#page-53-1) illustrates the phase-drift in the static mode. In conclusion, increasing the frequency difference,  $2\Delta f$ , has conflicting effects on the response time and should be carefully considered before employing it.

<span id="page-53-1"></span>

**Figure 3-10:** LPF ouptut phasor drift for DCO step  $\neq 2\Delta f$ .

Finally, it is obvious that, frequencies corresponding to alternate 1s and 0s in the input signal will be missed if the [PDC](#page-149-3) closed loop delay  $(T_{\text{cl}})$  is greater than  $2 \times T_b$ , where  $T_b$  is bit period.

Mathematically, it can be given as,

$$
T_{\rm cl} = T_{\rm MX} + T_{\rm LPF} + T_{\rm cross} + T_{\rm CMP} + T_{\rm DCO}
$$
\n(3-13)

$$
T_{\rm cl} \quad < \quad 2 \times T_b \tag{3-14}
$$

Equivalent phase delay constraint, in terms of frequency difference component 2∆*f*, can be given as,

$$
2\pi (2\Delta f)T_{\rm cl} < 2\pi \tag{3-15}
$$

<span id="page-54-0"></span>To evaluate the above conditions, multiple time-step simulations are performed by varying comparator delay for fixed [LPF.](#page-149-4) Obtained results, shown in Figure [3-11](#page-54-0) and Figure [3-12,](#page-55-0) indicate that effective phase delay in the closed loop,  $(2\pi 2\Delta f T_{\rm cl}) < (5/3)\pi$  for the [PDC](#page-149-3) loop to track every single FSK input.



Figure 3-11: Comparator delay and steady-state phase.

In conclusion, non-zero delays of the mixer, [LPF,](#page-149-4) comparator and [DCO](#page-148-3) determine the steadystate phase and response time. The closed loop delay should be smaller than twice the bitperiod for efficient tracking. [DCO](#page-148-3) frequency steps, different from input frequency deviation, would introduce phase drift in static mode.

## **3-3-3 Gain and DC offset**

Since the [PDC](#page-149-3) loop operates in phase domain, intuitively one could suppose that the gains of [LNA,](#page-149-6) mixer and [LPF](#page-149-4) have hardly any effect on the [PDC](#page-149-3) performance. Qualitatively, this can be explained by considering the phase drift of signal phasor at [LPF](#page-149-4) output for different gain scenario. Despite magnitude difference, all these phasors have same steady-state phase and drift at the same speed  $(2\Delta f)$  towards the phase threshold when input frequency changes. Hence, they cross the threshold at the same instant Figure [3-13.](#page-55-1) To verify this understanding, multiple time-step simulations with different [LNA,](#page-149-6) mixer and [LPF](#page-149-4) gains are performed and

<span id="page-55-0"></span>

**Figure 3-12:** Comparator delay and response time.

<span id="page-55-1"></span>the resultant steady-state phase and response time are plotted. The response time and steadystate phase results, shown in Figure [3-14](#page-56-0) confirm that gain has negligible effect on the [PDC](#page-149-3) performance.



**Figure 3-13:** The behaviour of LPF output phasor for different forward path gains.

Direct conversion behaviour of zero-IF [PDC](#page-149-3) makes the study of DC offset and its impact on [PDC](#page-149-3) performance pertinent. DC offsets in the [PDC](#page-149-3) loop are due to factors such as self-mixing, non-ideal mixer, opamp DC offsets and non-zero threshold of the comparator. Cumulatively, these factors modify the threshold point of the comparator for input signal and cause early or late decisions.

In phase-time representation, DC offset at the comparator can be modelled as an angular

<span id="page-56-0"></span>

**Figure 3-14:** Steady-state phase (blue) and response time (green) for different forward path gains.

shift of comparator phase threshold from its ideal zero phase. As shown in the Figure [3-15,](#page-57-0) the angle of rotation can be given as

$$
\theta = \sin^{-1}\left(\frac{Offset}{A}\right) \tag{3-16}
$$

where *Offset* and *A* are the effective DC offset and input signal amplitude at the comparator input. Evidently, this angular shift displaces the steady-state phases  $(\phi_{s0,1})$  of the signal at mixer and [LPF](#page-149-4) output by same magnitude. Results of multiple time-step simulations with different DC offsets are shown in Figure [3-16.](#page-57-1) In this figure, the incremental shift of steady-state phase,  $\phi_{s0,1}$ , at mixer output for increasing DC offset clearly depicts the angular displacement of threshold and steady-state phases. It also indicates that angular shifts induce no behavioural change in the [PDC](#page-149-3) loop, until it forces a cumulative steady-state phase of more than  $\pi$  at mixer and [LPF](#page-149-4) output. This supposition is verified by predicting the maximum allowable offset for different steady-state phase. The results, shown in Figure [3-17,](#page-58-0) highlight that [PDC](#page-149-3) loop with smaller steady-state phase can withstand large DC offsets.

In conclusion, voltage gain in the signal path has no effect on the performance of [PDC](#page-149-3) loop, whereas, to sustain large DC offsets, [PDC](#page-149-3) loop should have small steady-state phase.

## <span id="page-56-1"></span>**3-3-4 Stability**

Conventional linear s-domain/z-domain models of phase-locked loops describes the stability of the loop when it is locked. Analyses until now indicate that [PDC](#page-149-3) operation involves loop going out of locked condition whenever the input bit changes. Hence, stability predictions using linear models will be grossly inaccurate. In this work, extensive MATLAB simulations are carried out for each scenario to ensure that loop is stable with no limit-cycles in the desired bandwidth.

Meanwhile, continuing phase-time based analysis of the [PDC](#page-149-3) loop, the phase at every node of the [PDC](#page-149-3) loop can be expressed using the equations given below. Since, [DCO](#page-148-3) frequency gets

<span id="page-57-0"></span>

**Figure 3-15:** Phase threshold change for different DC offsets.

<span id="page-57-1"></span>

**Figure 3-16:** Mixer output for different DC offsets.

updated every *T<sup>s</sup>* seconds, the sampling period of comparator, the phase is also evaluated at every *T<sup>s</sup>* seconds in these equations.

Vijaya Kumar Purushothaman Master of Science Thesis

<span id="page-58-0"></span>

**Figure 3-17:** Maximum allowable DC offsets for different LPF phase response.

$$
\phi_{\Delta}(t+T_s) = \phi_{\Delta}(t) + 2\pi f_{\Delta}(t)T_s \tag{3-17}
$$

$$
\phi_L(t + T_s) = \phi_\Delta \left( t + T_s - \frac{\phi_{LPF, 2\Delta f}}{2\pi (2\Delta f)} \right) \tag{3-18}
$$

$$
D_{OUT}(t+T_s) = sign[\phi_L(t+T_s)] \qquad (3-19)
$$

where,  $f_{\Delta}(t) = f_{in}(t) - K_{DCO}D_{OUT}(t)$  is the difference frequency at the instant, *t*;  $\phi_{\Delta}$  and  $\phi_L$  are the phases<sup>[4](#page-58-1)</sup> at mixer output and [LPF](#page-149-4) output respectively;  $\phi_{LPF,2\Delta f}$  is used to account for the phase introduced by [LPF;](#page-149-4) and  $D_{OUT}$  is the comparator output. As discussed earlier, the high frequency components  $(f_{in}(t) + K_{DCO}D_{OUT}(t))$  in the mixer output are filtered by [LPF](#page-149-4) and hence they are safely neglected here.

Considering only phase information, the above equations indicate that the mixer acts as a phase subtractor and subtracts the [DCO](#page-148-3) output phase from the RF input phase. [LPF](#page-149-4) transfers the phase at the mixer output to comparator input. For [LPFs](#page-149-4) with large bandwidth  $(BW >> 2\Delta f)$ , there would be no delay in the phase transfer. However, in the case of [LPF](#page-149-4) bandwidth comparable to  $2\Delta f$ , the phase transfer is delayed by an amount equal to the [LPF](#page-149-4) phase response at  $2\Delta f$ . In other words, [LPF](#page-149-4) could be interpreted as a block with unity phase gain and negligible delay in case of large bandwidth and finite delay in other cases. As described earlier, the behaviour of comparator in phase domain is same as in voltage domain with thresholds at ±*nπ*.

Phase domain representation of the [PDC](#page-149-3) loop is depicted clearly in Figure [3-18\(](#page-59-0)a). Using this illustration, the integrators in the [DCO](#page-148-3) and the RF input can be translated to the mixer output without causing any behaviour change. Now, mixer can be considered as a combination of: (i) subtractor that subtracts [DCO](#page-148-3) output frequency from the RF input frequency; and (ii) integrator due to the translation. Based on this premise, the [PDC](#page-149-3) loop can be modelled as a Σ∆-modulator in the frequency domain, where mixer performs subtraction and integration, [LPF](#page-149-4) acts as simple delay element and [DCO](#page-148-3) behaves as a frequency DAC. This is shown in the Figure [3-18\(](#page-59-0)b).

<span id="page-58-1"></span><sup>&</sup>lt;sup>4</sup>Unless otherwise specified, phase is referenced with respect to the maximum difference frequency,  $2\Delta f$ .

<span id="page-59-0"></span>

Further, the Σ∆-modulator is of first order which means that the [PDC](#page-149-3) loop is always stable in frequency domain. In other words, [PDC](#page-149-3) loop digitizes the frequency of the input signal with limit-cycles outside the desired bandwidth.

**Figure 3-18:** Frequency domain Σ∆-modulator model of the PDC loop.

Using Σ∆-modulator model, one can easily understand the behaviour of [PDC](#page-149-3) loop in the presence of frequency offsets and [DCO](#page-148-3) phase noise. On the other hand, it is restricted by its own assumptions and fails to explain the behaviour of the [PDC](#page-149-3) loop in the scenarios where those assumptions don't hold true. Some situations, where Σ∆-modulator model could be grossly inaccurate, are given below.

- When there are multiple frequencies at [LPF](#page-149-4) input and LPF has limited stopband suppression, the equivalent phase at the output is a non-linear function of input frequencies. A simple unity gain delay model of [LPF](#page-149-4) cannot describe this non-linear behaviour. Hence the model fails in the presence of strong interferers.
- Due to random input frequency drift and DCO phase noise, LPF delay cannot be predicted accurately in the model. Moreover, the LPF delay has non-linear dependency on the difference frequency. Together, they compromise the accuracy of the model in these scenarios.
- The Σ∆-modulator model fails to describe the noise and linearity performance of the [PDC](#page-149-3) loop. Since non-linearity produce DC and intermodulation tones in the desired signal band, this would complicate the estimation of equivalent phase.
- Since phase wraps around  $2\pi$  radians, *modulo* integration should be used in the place of linear integration for better accuracy.

In conclusion, [PDC](#page-149-3) loop can be considered as 1st order frequency-domain Σ∆-modulator and hence always stable.

# <span id="page-60-0"></span>**3-4 Frequency tolerance**

Free-running oscillator, in the absence of [PLL,](#page-149-2) suffers from unconstrained phase noise and frequency drift. In PDC loop, one could realise that the phase noise and the frequency drift at the [DCO](#page-148-3) will manifest directly at the comparator input and in large magnitude, could force the [PDC](#page-149-3) loop to make wrong decisions. Same can be explained for the carrier frequency offset/drift in the received signal. Since [BLE](#page-148-1) expects the receiver to tolerate a maximum frequency offset of  $\pm 150 \text{ kHz}$  (static/dynamic:  $\pm 100/\pm 50 \text{ kHz}$ ), it is necessary to understand the frequency tolerance of the [PDC](#page-149-3) loop.

### **3-4-1 Frequency noise in the [PDC](#page-149-3) loop**

Let  $f_{in}(t)$  and  $f_{DCO}(t)$  $f_{DCO}(t)$  $f_{DCO}(t)$  be the RF input and DCO frequencies at the time instant, 't' and  $\delta f(t)$ be the frequency of the signal at the [LPF](#page-149-4) output. For ideal BFSK input,  $\delta f(t)$  would be either 0 or 2∆*f* depending on whether the [PDC](#page-149-3) loop is in the static mode or the dynamic mode. However, for the reasons mentioned earlier,  $\delta f(t)$  would also contain other noise components. For the ease of analysis, let us categorize these noise components into two groups -  $\delta f_{n,DC}$ , constant frequency offset and  $\delta f_{n,AC}$ , varying frequency noise.

$$
\delta f(t) = \delta f_0(t) + \delta f_{n,DC}(t) + \delta f_{n,AC}(t)
$$
\n(3-20)

where,  $\delta f_0(t)$  is the ideal  $\delta f(t)$ . As briefly discussed in the Section [\(3-3-2\)](#page-51-3), if [DCO](#page-148-3) step differs from  $2\Delta f$ , it would introduce state-dependent frequency offset to  $\delta f(t)$ . Since the introduced offset would be constant throughout the static/dynamic mode, it is grouped with constant frequency offsets. Hence, constant frequency offset,  $\delta f_{n,DC}(t)$  becomes quasi-state/time dependent.

## Constant frequency offset,  $\delta f_{n,DC}(t)$

Possible causes for constant frequency offsets in  $\delta f(t)$  are:

- Static offset between the RF input carrier frequency and the [DCO](#page-148-3) centre frequency. [BLE](#page-148-1) allows a maximum static frequency offset of  $\pm 100 \text{ kHz}$  from the defined RF input channel frequency.
- Mismatch between the input frequency deviation,  $2\Delta f$  and the [DCO](#page-148-3) step, K<sub>DCO</sub>. DCO step mismatch usually arises due to design limitations.<sup>[5](#page-62-0)</sup>

Using  $\Sigma\Delta$ -modulator analogy, discussed in Section[\(3-3-4\)](#page-56-1),  $\delta f_{n,DC}(t)$  in the [PDC](#page-149-3) loop can be considered analogous to DC offset in the voltage-domain  $\Sigma\Delta$  modulator. Since, DC offset either shrinks or expands the pulse at the comparator output, similar behaviour can be observed in the [PDC](#page-149-3) loop with  $\delta f_{n,DC}(t)$ . Transient results, presented in Figure [3-19,](#page-61-0) shows the output of [LPF](#page-149-4) and comparator in the [PDC](#page-149-3) loop for the input pattern '101011110000...' Different pulse widths at the comparator output are observed for different *δfn,DC*. This is further confirmed by plotting the running integral of the comparator output in the Figure [3-](#page-61-1) [20.](#page-61-1) Observing the Figure [3-20,](#page-61-1) one could postulate that average pulse width is a rough measure of frequency offset.

<span id="page-61-0"></span>

<span id="page-61-1"></span>**Figure 3-19:** Transient simulation results for different frequency offsets.



<span id="page-61-2"></span>Figure 3-20: Integrated comparator output for different frequency offsets.



Figure 3-21: An example of bit slip when short 1s/0s immediately follow long 0s/1s.

Unchecked phase drift, due to  $\delta f_{n,DC}$ , could cause spikes at the comparator output (Figure [3-](#page-61-0) [19\)](#page-61-0), if the input contains a long sequence of 1s or 0s. Furthermore, it could also cause bit slip (Figure [3-21\)](#page-61-2), if the accumulated phase, due to phase drift, at the end of long 1s and 0s is not compensated by short 0s or 1s that immediately follows them. Continuous phase drift, with drift-rate of  $2\pi\delta f_{n,DC}$  in the static mode, is the cause for this behaviour. [LPF](#page-149-4) output, shown in Figure [3-19](#page-61-0) and Figure [3-21,](#page-61-2) exemplifies the static mode phase drift. Hence one could realise that longer the consecutive 1s and 0s at the input, more the loop will be troubled by the phase drift. If the frequency offset and [LPF](#page-149-4) phase response is known, an approximate safe limit for consecutive 1s and 0s can be given as below.

$$
N_{critical} = \begin{cases} \frac{\phi_{s0,1}}{2\pi\delta f_{n,DC} T_b} & 0 < |\phi_{s0,1}| < \pi/2\\ \frac{\pi - \phi_{s0,1}}{2\pi\delta f_{n,DC} T_b} & \pi/2 < |\phi_{s0,1}| < \pi \end{cases} \tag{3-21}
$$

Though, [BLE](#page-148-1) randomises the bit stream, there is no explicit limit for maximum consecutive 1s/0s at the input. Hence, a calibration mechanism is needed to minimize the effect of frequency offset on the [PDC](#page-149-3) loop. A simple background calibration, that uses average pulse width of comparator output to estimate  $\delta f_{n,DC}(t)$  and later use the estimation to adjust the [DCO](#page-148-3) step, is employed in this work. More about the features of background calibration and its limitations are discussed in the next section.

Finally, realising optimum steady-state phase at the mixer and [LPF](#page-149-4) output would further minimize the risks of spikes and bit slip due to phase-drift. It is understandable that any phase drift would take maximum time to cross the threshold if its initial steady-state phase is  $\pm \pi/2$ . Hence, to make [PDC](#page-149-3) loop robust to frequency offset, the steady-state phase should be close to  $\pm \pi/2$ .

#### **Case 2: AC frequency noise,**  $\delta f_{n,AC}(t)$

Time-varying frequency noise components in  $\delta f(t)$  are mostly due to a dirty transmitter,  $\delta f_{n,TX}(t)$  and [DCO](#page-148-3) phase noise,  $\delta f_{n,DCO}(t)$ .

$$
\delta f_{n,AC}(t) = \delta f_{n,TX}(t) + \delta f_{n,DCO}(t)
$$
\n(3-22)

Once again using  $\Sigma\Delta$ -modulator analogy, discussed in Section[\(3-3-4\)](#page-56-1), the frequency noise,  $\delta f_{n,AC}(t)$  can be considered analogous to noise in the voltage-domain  $\Sigma\Delta$  modulator. More specifically,  $\delta f_{n,TX}(t)$  behaves like random input noise and experiences transfer behaviour similar to that of [BLE](#page-148-1) input signal. In other words,  $\delta f_{n,TX}(t)$  will induce pulse width variation at comparator output.

Time-step simulations are performed to confirm the direct transfer behaviour of  $\delta f_{n,TX}(t)$ . For that, dirty transmitter is modelled by varying RF channel frequency sinusoidally<sup>[6](#page-62-1)</sup> and the running integral of comparator output is plotted for different variation amplitude and frequency. Figure [3-22](#page-63-0) and Figure [3-22](#page-63-0) prove that the frequency variations due to dirty transmitter are reflected at the [PDC](#page-149-3) output.

<span id="page-62-0"></span><sup>&</sup>lt;sup>5</sup>In the case of GFSK modulation, to accurately track the input frequency, high [DCO](#page-148-3) resolution and gaussian shaped [DCO](#page-148-3) input are required. As a design trade-off, an acceptable [DCO](#page-148-3) step mismatch is invariably allowed in the design.

<span id="page-62-1"></span><sup>6</sup>For 376 bit-long packet, the [BLE-](#page-148-1)RF PHY testing procedure defines the worst-case frequency variation, expected in the received packets, to be a sinusoidal with frequency, 625 Hz and maximum variation, 50 kHz.

Like  $\delta f_{n,TX}(t)$ ,  $\delta f_{n,DCO}(t)$  $\delta f_{n,DCO}(t)$  $\delta f_{n,DCO}(t)$ , due to DCO phase noise, can be considered analogous to random input noise in the voltage-domain  $\Sigma\Delta$  modulator. Its spectral density can be derived from that of [DCO](#page-148-3) phase noise, using the equation below.

$$
S_{f,DCO}(f) = f^2 S_{\phi,DCO}(f) \tag{3-23}
$$

Resultant spectral density,  $S_{f,DCO}(f)$  indicates that  $\delta f_{n,DCO}(t)$  has  $1/f$  behaviour in the bandwidth of [PDC](#page-149-3) loop. And its  $1/f$  corner frequency is same as  $1/f<sup>3</sup>$  corner frequency of the  $S_{f,DCO}(f)$ . It is discussed later in Section[\(3-4-2\)](#page-63-1) with an illustration. In general, one could conclude that [DCO](#page-148-3) phase noise in the [PDC](#page-149-3) loop provides equivalent flicker noise component in the voltage-domain  $\Sigma\Delta$  modulator. From earlier analysis, one could realise that the [DCO](#page-148-3) phase noise would also experience transfer behaviour similar to that of [BLE](#page-148-1) input signal.

Finally, similar to constant frequency offset, unchecked frequency noise will induce spikes, bit slips and pulse width variation at the comparator output. It should be noted that impact of frequency noise on the [PDC](#page-149-3) loop is significantly small, due to mixer in the loop. Mixer, being an integrator in the frequency domain, averages the random frequency noise and thus reduces the disturbance at its output. However, the random 1*/f* component due to [DCO](#page-148-3) phase noise, would still cause trouble and requires a background calibration mechanism to cancel them.

<span id="page-63-0"></span>

**Figure 3-22:** Integrated comparator output for dynamic frequency offsets with different variation amplitudes.

#### <span id="page-63-1"></span>**3-4-2 AFC loop**

As described earlier, the frequency offset and noise affect the zero-crossings at the comparator input and induce pulse width variations. The  $\Sigma\Delta$ -modulator model indicates that frequency offset and noise in the signal bandwidth will be transferred to the [PDC](#page-149-3) output without any shaping. Degradation in the loop performance can be minimized by using a background calibration mechanism that continuously extracts the frequency offset and noise from the

<span id="page-64-1"></span>

**Figure 3-23:** Integrated comparator output for dynamic frequency offsets with different variation frequencies.

comparator output and feed it back to the [DCO](#page-148-3) for cancellation. Since the background calibration mechanism behaves as a negative feedback loop and is used to cancel the frequency offset and noise, it is termed as automatic frequency noise cancellation [\(AFC\)](#page-148-5) loop in this work. Figure [3-24](#page-64-0) illustrates direct frequency demodulator [\(DIFDEM\)](#page-148-4) with both [PDC](#page-149-3) and [AFC](#page-148-5) loop.

<span id="page-64-0"></span>

**Figure 3-24:** DIFDEM with PDC and AFC loop.

One of the identifiable manifestation of the frequency offset and noise in the [PDC](#page-149-3) loop is the pulse width variation at the comparator output. As shown in figure $(3-20)$  -  $(3-23)$ , the running integration of the comparator output can be used as a rough measure of the frequency offset and noise. Hence, an [AFC](#page-148-5) block, which integrates the comparator output and uses the integrated output to generate a frequency control word [\(FCW\)](#page-148-7) for the [DCO,](#page-148-3) is used in this work for frequency offset/noise cancellation.

As shown in Figure [3-24,](#page-64-0) [AFC](#page-148-5) encompasses an integrator, a variable gain amplifier and a digital [LPF.](#page-149-4) The variable-gain amplifier and digital [LPF](#page-149-4) are added to control the settling behaviour of the loop. Gain of the amplifier and bandwidth of the filter are tuned such that [PDC](#page-149-3) loop meets the frequency tolerance specifications of the [BLE](#page-148-1) standard. For example, the performance of the [AFC](#page-148-5) block for a static offset of 100 kHz is shown in the Figure [3-25.](#page-65-0) However, the performance of the [AFC](#page-148-5) loop degrades when it is evaluated for longer packets (>400 *µ*s), as per new *Bluetooth Low Energy* 4.2 standard [\[38\]](#page-145-1). Analysing the output of the [AFC](#page-148-5) loop, revealed that the loop responds to the desired input signal and modifies the [DCO](#page-148-3) frequency accordingly.

<span id="page-65-0"></span>

**Figure 3-25:** Performance of AFC loop in the presence of constant frequency offset of 100 kHz.

On retrospective, this behaviour can be explained by considering [PDC](#page-149-3) loop, as frequency domain Σ∆ modulator and using the spectrum of frequency offset and noise, shown in the Figure [3-26.](#page-66-0) Troublesome components such as, constant frequency offsets, and 1*/f* frequency noise, occupy lower end of the frequency spectrum. As per [BLE](#page-148-1) test procedure, the maximum frequency of dynamic frequency offset is  $625$  Hz. Further, nominal  $1/f<sup>3</sup>$  corner frequency of [DCO](#page-148-3) phase noise would be  $\langle 10 \text{ kHz}$ . Hence, to filter this low-frequency frequency noise, [AFC](#page-148-5) loop should possess a low-pass behaviour with bandwidth ∼10 kHz. This would effectively change the low-pass behaviour of the [PDC](#page-149-3) loop to bandpass, with corner frequencies determined by [AFC](#page-148-5) loop and [LPF.](#page-149-4)

It is obvious that larger the bandwidth of [AFC,](#page-148-5) poorer the tracking ability of the [PDC](#page-149-3) loop. Further, for given [AFC](#page-148-5) bandwidth, longer the packet duration, more the chances of tracking failure of the [PDC](#page-149-3) loop. This explains the high [BER](#page-148-8) in the previous simulation in which packets are longer than 400 *µ*s. Furthermore, it should be understood that the response time of the [AFC](#page-148-5) loop is inversely proportional to bandwidth. It means [AFC](#page-148-5) with smaller bandwidth would fail to cancel the offset if the packet duration is shorter, say ∼ 400 *µ*s for example. This verifies the selection of large bandwidth for [AFC](#page-148-5) loop in first place.

<span id="page-66-0"></span>

**Figure 3-26:** Single sided spectrum of frequency noise  $S_{\delta f,DCO}(f)$ .

#### <span id="page-66-1"></span>**For LPF bandwidth >> 500 kHz**



*If β << 1 , then the integral path can be neglected and the loop behaves as 1st order ΣΔ modulator.*



From this, one could conclude that the correlation between the low-pass behaviour of the [AFC](#page-148-5) loop and the bandpass characteristics of the [PDC](#page-149-3) loop limits the frequency tolerance of the [DIFDEM.](#page-148-4) In this work, the tuning range of variable gain amplifier is increased to address

this bandwidth limitation. However, it is a simple quick fix and more improvement is needed in this regard in future for an optimum solution.

Regarding stability, one could realise that the integrator in the [AFC](#page-148-5) block would change the modelling of  $\Sigma\Delta$ -modulator. In this case, it increases the order of the  $\Sigma\Delta$ -modulator to 2. The block diagram, shown in Figure [3-27,](#page-66-1) explains the modelling of the [DIFDEM](#page-148-4) in the presence of the [AFC](#page-148-5) loop. As described in [\[39\]](#page-145-2), if the [AFC](#page-148-5) loop is slow enough and the frequency change caused by the [AFC](#page-148-5) loop at each update is smaller than that of the comparator output, then the stability of the second-order  $\Sigma\Delta$ -modulator would be similar to that of first order Σ∆-modulator.

## **3-5 Receiver design**

#### **3-5-1 Sensitivity**

Sensitivity of the receiver represents the minimum signal level that can be received and demodulated with the desired Bit error rate [\(BER\)](#page-148-8) by the receiver. Generally, it is calculated using the following expression.

$$
Sensitivity = -174 \,\text{dBm}/\text{Hz} + 10 \log(BW) + NF + SNR_{min} \tag{3-24}
$$

where -174 dBm/Hz is the thermal noise floor; *BW* refers to the signal bandwidth; *NF* is the overall noise figure of the receiver; and *SNRmin* is the minimum signal-to-noise ratio required by the demodulator used in the receiver chain to achieve desired [BER.](#page-148-8)

[DIFDEM](#page-148-4) performs both analog signal conditioning and frequency demodulation using a single [PDC](#page-149-3) loop[7](#page-67-0) . This intertwines the calculation of noise figure and *SNRmin* for this receiver. Understanding the correlation and calculating these parameters are largely constrained by the non-linear behaviour of the [PDC](#page-149-3) loop. Hence in this section, a simple qualitative description of the noise performance of the [DIFDEM,](#page-148-4) using phase-time representation, is provided. Based on that, extensive time-step simulations are carried out to estimate gain and noise of the individual blocks for desired receiver sensitivity.

Let us consider that input to the comparator,  $V_c(t)$ , consists of desired signal,  $V_{LPF}(t)$  and additive noise,  $n(t)$ . Represent the instantaneous phase of  $V_c(t)$  by  $\phi_c(t)$  and that of noise-free *V*<sub>*LPF</sub>*(*t*) by  $\phi$ <sub>*L*</sub>(*t*). Phase distortion induced by *n*(*t*) on  $\phi$ <sub>*L*</sub>(*t*) is termed as  $\phi$ <sub>*n*</sub>(*t*). In other</sub> words,  $\phi_c(t)$  fluctuates around  $\phi_L(t)$  and the amount of fluctuation is determined by  $\phi_n(t)$ . The situation is clearly illustrated in the Figure [3-28.](#page-68-0)

Similar to  $n(t)$ ,  $\phi_n(t)$  is also stochastic in nature and causes undesired jitter at the comparator output whenever  $\phi_L(t)$  crosses or is in the vicinity of phase threshold. The amount of jitter is directly related to the density function of  $\phi_n(t)$  and its variance. As long as  $\phi_n(t)$  is lesser than  $\phi_{s0,1}$  or  $\pi - \phi_{s0,1}$  (whichever is stricter), the jitter will be localised around transition edges and can be partially filtered using digital low pass filters. However, not every transition ends up with  $\phi_L$  at  $\phi_{s0,1}$  due to interferers and frequency noise. This leads to a much

<span id="page-67-0"></span><sup>7</sup>Additional loop with [AFC](#page-148-5) is used only for low-frequency frequency noise cancellation and hence serves as an accessory feature.

<span id="page-68-0"></span>

**Figure 3-28:** Representation of noise and jitter using phasors.

tighter constraint for  $\phi_n(t)$ . Hence time-step simulations are employed to estimate the  $\phi_n(t)$ constraint for acceptable jitter.

Before discussing the simulation set-up, one could realise from the Figure [3-28](#page-68-0) that  $V_c(t)$  is the resultant vector of  $n(t)$  and  $V_{LPF}(t)$  and,

<span id="page-68-1"></span>
$$
\phi_n(t) = \sin^{-1}\left(\frac{n(t)}{V_{LPF}(t)}\right) \tag{3-25}
$$

With  $n(t)$  and  $\phi_n(t)$  being stochastic in nature, this relationship can be extended to obtain  $\phi_n(t)^2$  from noise and signal power spectral densities. For small variations, the  $\phi_n(t)^2$  can be approximated to  $1/(2 \cdot SNR_i)$ , where  $SNR_i$  is the signal to noise ratio at the comparator input. This is similar to equivalent phase jitter in the [PLL](#page-149-2) [\[27\]](#page-144-5). Further it confirms the familiar understanding that large signal-to-noise ratio [\(SNR\)](#page-149-7) is needed to achieve low jitter.

Having discussed that, the maximum allowable  $\phi_n(t)$  at comparator input should be estimated for [PDC](#page-149-3) loop to achieve [BER](#page-148-8) of 10<sup>-3</sup>. With relationship between [SNR](#page-149-7) at the comparator input and  $\phi_n(t)$  already established, estimating minimum [SNR](#page-149-7) at the comparator input for [BER](#page-148-8) of  $10^{-3}$  would be a much simpler procedure. Proceeding on that direction, time-step simulations have been performed for different [SNR](#page-149-7) and the obtained results, shown in Figure [3-29,](#page-69-0) revealed that minimum [SNR](#page-149-7) of 12 dB is required at comparator input to achieve desired performance. Additional 3 dB margin is added in the subsequent calculations for worst-case scenario.

Using Friis' formula, [SNR](#page-149-7) at comparator input is referred back to the receiver input and used to determine the receiver sensitivity. In other words, estimated [SNR](#page-149-7) is used in the place of *SNRmin* in Equation[\(3-25\)](#page-68-1) to calculate receiver sensitivity. It indicates that noise figure of the receiver (from receiver input to comparator input) should be  $<8$  dB to achieve the desired sensitivity of  $\langle -90 \,\text{dBm} \rangle$ .

<span id="page-69-0"></span>

**Figure 3-29:** Simulation results of SNR vs. bit error rate.

<span id="page-69-2"></span>**Table 3-1:** Gain and noise requirements for blocks in the DIFDEM receiver.

| Blocks   Gain |                   | Noise figure / Noise                           |
|---------------|-------------------|------------------------------------------------|
| LNA           | $25\,\mathrm{dB}$ | 5dB NF                                         |
| Mixer         | $25\,\mathrm{dB}$ | $-89 \,\text{dBm} (10 \,\text{nV}/\sqrt{Hz}))$ |
| LPF           | $36\,\mathrm{dB}$ | -76 dBm                                        |

The operating point of the comparator, together with receiver sensitivity, is used to calculate the gain requirements of the individual blocks in the receiver chain. On considering the operating point of comparator to be  $-10 \text{ dBm}^8$  $-10 \text{ dBm}^8$  and target sensitivity of  $\lt$ -90 dBm, the overall receiver gain is calculated to be >80 dB. Trade-off with linearity constraints are evaluated while selecting individual gain and noise requirements. After few iterations. specifications, summarized in Table [\(3-1\)](#page-69-2) are adopted for the receiver.

## **3-5-2 Selectivity**

Selectivity describes the rejection performance of the receiver to both in-band and out-of-band interferers. As summarized in Table [\(1-1\)](#page-22-0), adjacent channel rejection ratio [\(ACR\)](#page-148-9) stipulates acceptable levels of in-band (2400 - 2483.5 MHz) interferers whereas blocking performance specifies acceptable levels of out-of-band interferers.

For the attenuation of out-of-band interferers, [LNA](#page-149-6) is optimized to provide desired bandpass response around 2.45 GHz. Further, [LPF](#page-149-4) after frequency down-conversion ensures that any residual out-of-band interferes will be effectively suppressed out.

As mentioned in Chapter 2, [LPF](#page-149-4) is the only block in the [PDC](#page-149-3) loop that filters the inband interferers and thus solely determines the overall [ACR](#page-148-9) performance of the receiver. On

<span id="page-69-1"></span><sup>&</sup>lt;sup>8</sup>-10 dBm is equivalent to 100 mV in  $50 \Omega$  system

the other hand, the phase response of the [LPF](#page-149-4) determines several functional characteristics of the [PDC](#page-149-3) loop, as elaborated in Section [\(3-3\)](#page-50-1). Hence, filter selection should involve both magnitude constraints, for desired [ACR](#page-148-9) and phase constraints, for optimum loop functionality.

#### **Phase constraints**

Following are the constraints related to [LPF](#page-149-4) phase response, obtained from the analyses carried out in the earlier sections.

- Phase response of [LPF](#page-149-4) at frequency, 2∆*f* determines the steady-state phase (*φs*0*,*1) of the [PDC](#page-149-3) loop in the static mode. So, the phase response should be between  $0^{\circ}$  and −180◦ for stability. Additional margin should be allowed to account for frequency offsets and transient delays of comparator and [DCO.](#page-148-3)
- For fast response time and large DC offset tolerance, [LPF](#page-149-4) phase response at 2∆*f* should be as close to  $0^{\circ}$  as possible.
- To be more robust against frequency noise (both drift and phase noise) and amplitude noise, the steady-state phase should be closer to  $\pm 90^\circ$ .

Since being robust to frequency and amplitude noise is of prime importance, the [LPF](#page-149-4) phase response target at  $2\Delta f$  is set to be around  $-90°$ . Though, it safely meets the stability condition, the response time is traded-off in this selection. Additional measures, such as Offset cancellation loop, are needed to improve the DC offset tolerance of the receiver. Crippled by 1-bit comparator, a simple current-steering DAC without feedback loop will be used in this work to trim the DC offsets manually. A multi-bit analog-to-digital converter [\(ADC\)](#page-148-0) would facilitate Offset cancellation loop and should be considered for future work.

#### **Magnitude constraints**

Similar to additive noise, interferers at the input of the comparator induce phase fluctuations, which invariably result in jitter at the comparator output. Therefore, the conditions for minimal jitter should also be considered together with [ACR](#page-148-9) specifications in determining [LPF](#page-149-4) magnitude response.

For a brief understanding of the induced phase fluctuations at the comparator input, consider an input signal,  $V_{LPF}$  cos( $2\pi f_o t$ ) with an interference,  $V_{if}$  cos( $2\pi (f_o + f_\Delta)t$ ) at the input of the comparator. Let  $\Delta\phi$  be the additional phase delay experienced by the interferer with respect to the input signal. Then,

$$
V_c(t) = V_{LPF} \cos(2\pi f_o t) + V_{if} \cos(2\pi (f_o + f_\Delta)t + \Delta \phi)
$$
 (3-26)

Rewriting it, would result,

<span id="page-70-0"></span>
$$
V_c(t) = \left[V_{LPF} + V_{if} \cos(2\pi f_{\Delta} t + \Delta \phi)\right] \cos(2\pi f_o t) - V_{if} \sin(2\pi f_{\Delta} t + \Delta \phi) \sin(2\pi f_o t) \tag{3-27}
$$

Equation[\(3-27\)](#page-70-0) indicates that interferer causes both amplitude and phase modulation. Comparator suppresses the amplitude modulation and leaves only phase fluctuations at its output. The amount of phase fluctuation can be given as,

<span id="page-70-1"></span>
$$
\phi_f(t) = \tan^{-1} \left[ \frac{V_{if} \sin(2\pi f_\Delta t + \Delta \phi)}{V_{LPF} + V_{if} \cos(2\pi f_\Delta t + \Delta \phi)} \right]
$$
(3-28)

$$
= \frac{V_{if}}{V_{LPF}} \sin(2\pi f_{\Delta} t + \Delta \phi) \qquad \text{for} \ \ V_{if} \ \leq V_{LPF} \tag{3-29}
$$

Master of Science Thesis Vijaya Kumar Purushothaman

The ratio of amplitudes of interferer and signal, as shown in Equation[\(3-29\)](#page-70-1), determines the acceptable jitter at the comparator output. Like sensitivity analysis, time-step simulations are performed for different amplitude ratios with interferers at 2 MHz and 3 MHz. Obtained results suggest that the ratio should be at least 12 dB for 10−<sup>3</sup> [BER.](#page-148-8)

Adding the minimal jitter constraint of 12 dB to the desired [ACR](#page-148-9) target concludes that [LPF](#page-149-4) should provide at least  $32 \text{ dB}$  and  $42 \text{ dB}$  attenuation at  $2 \text{ MHz}$  and  $3 \text{ MHz}$  respectively. Further, [LPF](#page-149-4) bandwidth should be >500 kHz, as it should accommodate 2∆*f* signal in the dynamic mode. Frequency drift and phase noise are duly considered in finalising the bandwidth to be 600 kHz.

To achieve minimum bandwidth of 600 kHz, attenuation of 32/42 dB at 2/3 MHz and close to  $-90^{\circ}$  phase response at 500 kHz, a 3<sup>rd</sup> order elliptic filter with a complex pair of zeros at 2 MHz is adopted in this work. The benefit of zeros at 2 MHz is two-folded: (i) it provides very high attenuation at 2 MHz; and (ii) it compensates for phase-lag introduced by the poles in the filter. Hence, by carefully optimizing the pole location, the bandwidth of 600 kHz and phase response of −90◦ at 500 kHz can be realised. Desired 42 dB attenuation at 3 MHz also plays a role in selecting poles. Considering these, a complex pair of poles at 640 kHz and a real pole at 390 kHz are chosen for this filter. The [BER](#page-148-8) performance of the [PDC](#page-149-3) loop with elliptic filter for difference interference strengths at 2/3 MHz are plotted in Figure [3-30.](#page-71-0) The results indicate that target [ACR](#page-148-9) specifications are achieved.

<span id="page-71-0"></span>

**Figure 3-30:** Simulation results of adjacent channel rejection ratio vs. bit error rate.

#### **3-5-3 Linearity**

On a different note, [ACR](#page-148-9) performance determines the maximum signal strength allowed in the signal path and thereby defines certain linearity constraints of the receiver. To be specific, 1 dB input compression point of the receiver can be estimated from [ACR](#page-148-9) specification using the below expression.

$$
P_{1\,\text{dB}} = Sensitivity + ACR\tag{3-30}
$$
where, *Sensitivity* is the target sensitivity of the receiver (-90 dBm), *ACR* is the worst-case [ACR](#page-148-0) specification (-30 dB  $@$  3 MHz). Applying these values in the above equation and including additional 10 dB margin would define the target  $P_{1 \text{ dB}}$  to be -50 dBm. Employing cascade analysis  $P_{1 \text{dB}}$  requirement of the individual blocks in the receiver chain are determined.

For third-order intermodulation, [BLE](#page-148-1) standard specifies that the system should receive and demodulate the signal of strength -64 dBm with [BER](#page-148-2) of 10<sup>-3</sup> in the presence of two blocker tones with power of -50 dBm. Since, intermodulation components, generated by 3<sup>rd</sup> order nonlinearity falls in the wanted signal channel, they can be evaluated, similar to noise. Applying the conditions derived for noise analysis, the IM3 level at the receiver input can be calculated as follows.

$$
IM3 = P_{in, tone} - [-64 \text{ dBm} - SNDR - NF] \tag{3-31}
$$

where  $NF$  is the noise figure of the receiver (7-8 dB, from sensitivity analysis);  $P_{in, tone}$  is the power of two tones that causes intermodulation, in this case it is -50 dBm; and *SNDR* is the minimum signal to noise-distortion ratio expected at the comparator input. Using results obtained from time-step simulations in noise analysis, SNDR should be at least 12 dB at the comparator input. Applying all these values in the above equation, one could get the maximum allowable IM3 level at the receiver input to be 34 dBc.

With IM3 level and input power for two-tone analysis are known, the target IIP3 at receiver input is calculated to be -30 dBm using the equation below.

$$
IIP3 = P_{in, tone} + \frac{IM3}{2} + 3 \, dB \tag{3-32}
$$

Once again, employing cascade analysis, the IIP3 requirements of individual blocks in the receiver are determined.

It should be mentioned that, though explicit targets for IIP2 are not calculated for the individual blocks, the overall DC offset at the comparator input is kept as minimum as possible. Further, an offset-trimming [DAC,](#page-148-3) that works on current-steering principle, has been included in the receiver chain to manually reduce the DC offset.

## Chapter 4

# **Circuit design**

This chapter describes the design and implementation of analog and digital blocks: currentdriven passive mixer, programmable low-pass elliptic filter and an automatic frequency noise cancellation [\(AFC\)](#page-148-4). These blocks are implemented in TSMC LP 40 nm CMOS process.

## **4-1 Mixer**

Mixer produces a baseband output signal that is proportional to the instantaneous phase difference of its [RF](#page-149-0) inputs: [LNA](#page-149-1) and digitally controlled oscillator [\(DCO\)](#page-148-5). Being the first block in the phase-to-digital conversion loop, its behaviour largely affects the overall performance of the phase-to-digital conversion [\(PDC\)](#page-149-2) loop and the receiver. Based on the analyses and discussions carried out in Chapter 3, the required specifications for mixer implementation are listed out in Table [4-1.](#page-74-0) Since the receiver is targeted for ultra-low power *Bluetooth Low Energy* [\(BLE\)](#page-148-1) applications, it is essential that mixer has to be low power while meeting the specifications. Hence current driven passive mixer structure is chosen for implementation in this design. The mixer receives single-ended low noise amplifier [\(LNA\)](#page-149-1) output and feeds low pass filter [\(LPF\)](#page-149-3) with a differential output. The general design considerations for the current-driven passive mixer are discussed next. It is followed by design of its building blocks: transconductor, passive mixer and transimpedance amplifier. The post-layout simulations are covered in Chapter 5.



<span id="page-74-0"></span>

#### **4-1-1 Architecture selection**

<span id="page-75-1"></span>Analog multipliers or mixers are selected as phase detectors in the [PDC](#page-149-2) loop for their immunity to strong interferers [\[4\]](#page-142-0). Like the desired radio frequency [\(RF\)](#page-149-0) signal, they also downconvert the interferers to baseband which can be filtered later using [LPF.](#page-149-3) For this design, Gilbert mixer and its switching variants [\[19\]](#page-143-0)[\[40\]](#page-145-0) can be considered for their high conversion gain as it would relax the design specifications of [LPF](#page-149-3) and improve the receiver sensitivity. A single-balanced<sup>[1](#page-75-0)</sup> Gilbert switching mixer is shown in Figure  $4-1$ .



**Figure 4-1:** Single balanced active CMOS mixer.

All DC tail current flows through the transconductor, switching transistors and load impedances. The  $1/f$  noise of tail transconductor is frequency translated at the output due to mixing action. On the other hand,  $1/f$  noise of switching transistors appears at the output without frequency translation. In zero-IF architecture, this flicker noise could overwhelm the desired signal in the band of interest and degrade the overall noise performance of the receiver. Any measures to improve the noise figure either affect the mixer linearity or increase the circuit complexity and power consumption [\[41\]](#page-145-1). Further, stacked transistors undermine the performance of the mixer at low supply voltage.

Unlike Gilbert switching mixers, current-driven passive mixer, proposed in [\[42\]](#page-145-2), simply commutates the [RF](#page-149-0) current supplied by a [RF](#page-149-0) transconductor (Figure [4-2\)](#page-76-0). Since the mixer switches carry no DC current, its flicker noise contribution at the output is negligible. The down-converted mixer current is fed to a transimpedance amplifier [\(TIA\)](#page-149-4) to produce baseband voltage. Typically, the feedback loop of the [TIA](#page-149-4) provides the dc bias to the input and output terminals of the mixer. For efficient switching, the transistors in the mixer are usually biased in the deep-triode region with switching resistance, R*SW* .

<span id="page-75-2"></span>
$$
R_{SW} = \frac{L}{\mu_n C_{ox} W (V_{GS} - V_{TH} - V_{DS})}
$$
(4-1)

where,  $V_{GS}$  and  $V_{DS}$  are the gate-source and drain-source voltages respectively,  $\mu_n$  is the channel mobility,  $C_{ox}$  is the gate oxide capacitance and *W* and *L* are the width and length of the switch.

<span id="page-75-0"></span><sup>&</sup>lt;sup>1</sup>Single ended [LNA](#page-149-1) is re-used in this work, hence single balanced mixer

<span id="page-76-0"></span>

**Figure 4-2:** Single balanced passive CMOS mixer.

Due to its low input impedance, [TIA](#page-149-4) keeps the voltage swing across the switches very small (ideally  $\mathbf{0}(\mathbf{V})$ ) and makes it highly linear [\[43\]](#page-145-3). Further, the desired high conversion gain can be achieved by carefully choosing the transconductance and load impedance. Additionally passive mixers pose modest voltage head-room requirements. This attribute makes them suitable for low-voltage operation.

For completeness, voltage-driven passive mixer is not selected as it provides low gain and has poor linearity due to voltage swing across the switches [\[44\]](#page-145-4).

#### <span id="page-76-1"></span>**4-1-2 Design considerations**

The conversion gain, noise and linearity performance of current-driven passive mixer are analysed in this section. A qualitative approach is followed to understand noise and distortion mechanisms and a few design considerations are inferred to achieve the desired performance.

The simplified model of the single-balanced current-driven passive mixer, shown in Figure [4-3,](#page-77-0) is used for discussion in this section. The transconductor is modelled with a voltage-dependent current source with an output impedance,  $Z_L(s)$ . It is coupled to the switching transistors, M1 and M2 through a coupling capacitance, C*c*. [TIA](#page-149-4) is modeled with an operational amplifier (opamp) and load impedance, Z*load*(s). The switching transistors are driven by an ideal local oscillator [\(LO\)](#page-149-5) signal, a 50% duty-cycle rail-to-rail square wave with frequency  $\omega_{LO}$ .

#### **Gain**

The overall voltage gain for [RF](#page-149-0) to baseband conversion due to fundamental tone mixing can be approximated as

<span id="page-76-2"></span>
$$
\frac{V_{out}(f_{out})}{V_{in}(f_{rf})} = \frac{2}{\pi} g_m Z_{load}(f_{out})
$$
\n(4-2)

where,

$$
Z_{load}(f_{out}) = \frac{R_F}{1 + j2\pi f_{out}R_F C_F}
$$
\n(4-3)

Here,  $g_m$  is the trans-conductance of the input stage, the factor  $2/\pi$  is related to the first harmonic amplitude of periodically time-varying mixer transfer function [\[40\]](#page-145-0), *R<sup>F</sup>* and *C<sup>F</sup>* are the components of load impedance, shown in Figure [4-3.](#page-77-0)

<span id="page-77-0"></span>

**Figure 4-3:** A simplified model of single balanced passive CMOS mixer.

In contrast to active mixers, current-driven passive mixers provide no reverse isolation between the [RF](#page-149-0) and baseband nodes [\[45\]](#page-145-5). As a result of this lack of reverse isolation, the baseband impedance of [TIA](#page-149-4) is frequency-translated to  $\omega_{LO}$  and its odd harmonics. Hence, the low pass filter at [TIA](#page-149-4) load becomes a bandpass filter around  $\omega_{LO}$ , when seen from the mixer input(Figure [4-4\)](#page-77-1). This property can be used to suppress out-of-band blockers in the received input [\[46\]](#page-145-6) and to improve the receiver blocker tolerance level and 1 dB linearity of the subsequent elliptic filter. Care should be taken in choosing optimum corner frequency so that the desired signal experiences negligible phase delay.

<span id="page-77-1"></span>

**Figure 4-4:** Impedance transfer - an illustration.

Due to no reverse isolation, the impedance seen at node X can be given as,

$$
Z_X(f_{LO}) \approx Z_L(f_{LO}) \parallel \left[ R_{SW} + \frac{2}{\pi^2} Z_{BB}(f - f_{LO}) \right]
$$
 (4-4)

where  $Z_L(f_{LO})$  is the output impedance of transconductance at frequency,  $f_{LO}$ ,  $R_{SW}$  is the on-

resistance of the switch and  $Z_{BB}(f)$  is the [TIA](#page-149-4) input impedance. Let  $R_{SW} + \frac{2}{\pi^2} Z_{BB}(f - f_{LO})$ is the load impedance seen by the transconductor.

Depending on the ratio of load impedance to output impedance of transconductance, only a fraction of [RF](#page-149-0) current (*IRF* ) will be transferred to the switching stage for conversion and available at [TIA](#page-149-4) input  $(I_{BB})$ . Hence, to achieve high current conversion  $(I_{BB}/I_{RF})$ ,  $Z_L(f_{LO})$ should be as high as possible whereas  $R_{SW}$  and  $Z_{BB}(f)$  should be as low as possible [\[45\]](#page-145-5). Though, sizing up switching transistors could minimize  $R_{SW}$ , it should be done carefully as it also increases parasitic capacitance at switching nodes. Large [LO](#page-149-5) swing with sharp transition enables transistors to turn on in triode mode and hence low R*SW* . Equation [\(4-5\)](#page-78-0) provides an approximate relation between [TIA](#page-149-4) input impedance,  $Z_{load}(f)$  and opamp DC gain,  $A_{DC}$ . It indicates that the [TIA](#page-149-4) opamp should have high DC gain to achieve low  $Z_{BB}(f)$ . Also, unity gain bandwidth of opamp should be larger than the signal bandwidth.

<span id="page-78-0"></span>
$$
Z_{BB}(f) \approx \frac{2Z_{load}(f)}{A_{DC} + 1} \tag{4-5}
$$

#### **Noise**

For a linear periodically time-varying (LPTV) system like mixer, an input signal at a given frequency produces a discrete set of output frequencies. Such non-linear behaviour of the system complicates its noise analysis. Since a thorough and systematic analysis of a LPTV system is beyond the scope of this work, a widely-adopted, simple qualitative model for the mixer noise analysis is employed here.

In this model, the total noise at the mixer output is contributed by three major sources: transconductor, switching stage and [TIA.](#page-149-4) Due to coupling capacitor C*c*, flicker noise of the transconductor will not be transferred to the switching stage and mixer output. For an ideal [LO](#page-149-5) signal, the white noise of transconductor around the frequencies,  $(2k+1) \omega_{LO}$  for  $k \in N$ , will be down-converted to baseband at the output. The single sided power spectral density (PSD) of the noise current at the mixer output can be given as [\[47\]](#page-145-7),

<span id="page-78-2"></span>
$$
S_{n,gm}(f_{out}, f_{RF}) = 4kTTg_m\zeta^2 |Z_{load}(f_{out})|^2
$$
\n(4-6)

where, *k* is the Boltzmann's constant, *T* is the temperature in kelvin, Γ is a noise factor that accounts for all the noise contribution of transconductor and  $\zeta^2$  accounts for the periodic switching behaviour, including noise-folding due to mixing with higher harmonics.

Since switching transistors commute only [RF](#page-149-0) current and the receiver exhibits narrowband behaviour, it is safe to assume that contribution of flicker noise of switching transistors at mixer output is negligible [\[48\]](#page-145-8). The white noise due to switching resistance, R*SW* is transferred to the mixer output with a conversion gain as shown in

$$
S_{n,sw}(f_{out}, f_{RF}) = \frac{4kT}{R_{SW}} \left| \frac{R_{SW}}{R_{SW} + Z_{mx}(f_{RF})} \right|^2 \zeta^2 \left| Z_{load}(f_{out}) \right|^2 \tag{4-7}
$$

where,  $Z_{mx}$  is the effective impedance<sup>[1](#page-78-1)</sup> looking into the switches seen from [TIA.](#page-149-4) If the output impedance of the transconductor is high, then  $Z_{mx}$  is composed of  $R_{SW}$  and parasitic capacitance, C*P AR* at the mixer input.

<span id="page-78-1"></span><sup>&</sup>lt;sup>1</sup>for direct conversion receiver  $f_{RF}$  and  $f_{LO}$  can be used interchangeably.

The input referred noise of the opamp, *Sn,opamp,in* contains components of both flicker noise and white noise. Its contribution at the mixer output is given as

$$
S_{n,opamp}(f_{out}, f_{RF}) = S_{n,opamp,in} \left| 1 + \frac{2Z_{load}(f_{out})}{Z_{mx}(f_{RF})} \right|^2 \tag{4-8}
$$

Finally, the noise contribution of load impedance Z*load*(*f*) at mixer output is

<span id="page-79-0"></span>
$$
S_{n,load}(f_{out}, f_{RF}) = \frac{4k}{R_F} |Z_{load}(f_{out})|^2
$$
\n(4-9)

The total output noise at the mixer output can be obtained by summing up the individual noise contributions given in [\(4-6\)](#page-78-2)-[\(4-9\)](#page-79-0). On dividing it by voltage gain of the mixer would give the PSD of total input-referred noise of the mixer.

<span id="page-79-1"></span>
$$
S_{n,in}(f_{out},f_{RF}) = \frac{4kTT}{g_m} \left| \frac{\pi}{2}\zeta \right|^2 + \frac{4kT}{R_{SW}} \left| \frac{\pi \zeta R_{SW}}{2g_m(R_{SW} + Z_{mx}(f_{RF}))} \right|^2
$$
  

$$
+ \frac{S_{n,opamp,in} \left| 1 + \frac{2Z_{load}(f_{out})}{Z_{mx}(f_{RF})} \right|^2}{\left| \frac{2}{\pi}g_m Z_{load} \right|^2} + \frac{4kT}{R_F} \left| \frac{\pi \zeta}{2g_m} \right|^2
$$
(4-10)

This expression can be used as the basis for noise optimization of the mixer. Some of the important conclusions derived from the expression are given below:

- In general, the total input-referred noise can be minimized by choosing large g*m*, at the expense of power and linearity.
- Usually, the noise due to switching transistors are much smaller than the other sources. If measures are taken to minimize  $R_{SW}$ , it can be safely neglected for any further optimization.
- Focussing on the input-referred noise of opamp, the expression [\(4-10\)](#page-79-1) indicates that it is inversely related to  $Z_{mx}$  i.e., it increases when  $Z_{mx}$  decreases. If  $R_{SW}$  is small,  $Z_{mx}$ will be dominated by parasitic capacitance,  $C_{PAR}$ . Due to its switching behaviour, the resistance of C*P AR* can be given as

<span id="page-79-2"></span>
$$
R_{par} = \frac{1}{2f_{LO}C_{PAR}}\tag{4-11}
$$

Combining [\(4-10\)](#page-79-1) and [\(4-11\)](#page-79-2) implies that parasitic capacitance should be reduced to minimize the contribution of opamp noise. Opamp being the main source of flicker noise in mixer, magnifies the importance of parasitic capacitance.

• Opamp should be designed with low flicker (1*/f*) noise.

#### **Linearity**

Similar to noise analysis, a qualitative approach is used here to understand the large signal behaviour of mixer and to obtain a few design considerations for high linearity performance.

The input-output relationship of transconductor can be modelled as

$$
i_{RF}(t) = g_m v_{in} + \alpha_2 v_{in}^2 + \alpha_3 v_{in}^3 + \dots \tag{4-12}
$$

Employing above relation for an input [RF](#page-149-0) signal  $V_{in} \cos(\omega_{RF} t)$ , the second-order distortion terms will occur at DC and  $2\omega_{RF}$ . The coupling capacitor, on-resistance of switch and lowpass RC load of [TIA](#page-149-4) together provides a bandpass filtering around *ωRF* for the transconductor outputs. The IM<sub>2</sub> distortion terms at DC and  $2\omega_{RF}$  lie in the stop-band of this band-pass filter and get filtered out. Only in the presence of widely spaced blockers (around  $2\omega_{RF}$ ), the second-order non-linearity of the transconductor affects the mixer. On other cases, like this narrow band receiver, it has no effect on the mixer.

For an input signal of  $V_{in} \cos(\omega_{RF} t) + V_x \cos((\omega_{RF} + n\Delta\omega)t)$ , with  $\Delta\omega \ll \omega_{RF}$ , the IM3 distortion terms lie in the pass-band of the above-said band-pass filter and directly appear at [TIA](#page-149-4) output. Since channel filtering occurs only after the mixer, it is essential for the transconductor to have high IP3 to allow strong interferers from adjacent/alternate channels to pass through. As discussed in Chapter 3, the desired adjacent/alternate channel rejection ratio can be used to determine the IP3 of the mixer and transconductor.

The linearity of the on-resistance determines the linearity of the switching transistors. The on-resistance can be expressed using Equation [\(4-1\)](#page-75-2). Employing a [LO](#page-149-5) signal close to an ideal square wave with 50% duty cycle minimizes the non-linearity due to mismatch in threshold voltage  $(V_{TH})$  of the switching transistors. Non 50% duty cycle will cause IM<sub>2</sub> distortions and produce DC offset at the [TIA](#page-149-4) output.

Variation in  $\mu_n C_{ox} W/L$  also causes second-order non-linearity [\[49\]](#page-145-9). Sizing up the transistors would diminish this non-linearity at the cost of increased parasitic capacitance and noise. Besides minimizing  $\mu_n C_{\alpha} W/L$  variation, sizing up also reduces the average R<sub>SW</sub>. Indirectly, it also reduces the bias point variation across the switching terminals ( $V_{DS} \approx 0$ V) and improves the linearity. On the other hand, to minimize small signal *vDS* variations due to [RF](#page-149-0) input (signal + interferers) and to achieve high IP3 for mixer, the input impedance of [TIA](#page-149-4) should be as small as possible and the output impedance of transconductor should be as high as possible [\[50\]](#page-145-10).

The DC input impedance of [TIA,](#page-149-4) given in Equation [\(4-5\)](#page-78-0), points out that high opamp gain is required to achieve low input impedance for [TIA.](#page-149-4) Also, high opamp gain increases the loop-gain of the [TIA](#page-149-4) and thereby enhances the linearity performance of [TIA.](#page-149-4) However, since opamp gain is a function of frequency, a detailed expression for [TIA](#page-149-4) input impedance and loop gain should be used for more insight.

Taking opamp as a single pole amplifier<sup>[1](#page-80-0)</sup> for simplicity, its voltage gain and unity gainbandwidth [\(GBW\)](#page-148-6) can be given as:

$$
A(s) = \frac{A_{DC}}{1 + j(s/\omega_c)} \quad and \quad GBW = \omega_c A_{DC}
$$
 (4-13)

Master of Science Thesis Vijaya Kumar Purushothaman

<span id="page-80-0"></span><sup>&</sup>lt;sup>1</sup>Here *s* is used as Laplace variable instead of *f* for simpler analysis. Also, note  $s = j2\pi f$ 

Using that, the input impedance and loop gain of [TIA](#page-149-4) can be calculated as:

<span id="page-81-1"></span>
$$
Z_{BB}(s) = \frac{\omega_{tia} R_F(s + \omega_c)}{s^2 + s \left[\omega_c \left(1 + A_{DC}\right) + \omega_{tia}\right] + \omega_{tia} \omega_c [1 + A_{DC}]} \tag{4-14}
$$

$$
Loop gain, T(s) = A_{opamp}(s) \frac{Z_{mx}(s)}{Z_{mx}(s) + Z_{load}(s)}
$$
(4-15)

where,  $\omega_{tia} = 1/R_F C_F$  is the corner frequency of [TIA](#page-149-4) filter. These equations advocate for a large unity gain-bandwidth for the opamp, together with high DC gain for high [TIA](#page-149-4) linearity and low input impedance.

Besides switching transistors and [TIA,](#page-149-4) another mechanism responsible for DC offsets is selfmixing. It is due to parasitic coupling of strong [LO](#page-149-5) signals to the input of the mixer and/or the transconductor. [LO](#page-149-5)[-RF](#page-149-0) coupling at the mixer input creates DC offset and degrades the performance of [PDC](#page-149-2) loop. If [LO](#page-149-5) couples to the input of the transconductor, it creates  $IM<sub>2</sub>$ distortion due to cross-modulation. [RF](#page-149-0)[-LO](#page-149-5) leakage also adds up to the dc offset at the mixer output. Hence, careful measures should be taken during layout and routing to reduce the parasitic coupling between [LO](#page-149-5) and [RF](#page-149-0) ports.

Looking back on this section, one could conclude that conversion gain, noise and linearity performance trade-off with each other. All these trade-offs in the mixer design should be considered while designing the mixer for desired specification. Since low power consumption is the ultimate goal of this work, it should also be involved in the design optimization.

#### <span id="page-81-0"></span>**4-1-3 Building blocks - transconductor**



**Figure 4-5:** Transconductor, feedback biasing and passive mixer.

Figure [4-5](#page-81-0) shows the transconductance stage of the mixer. It comprises of a CMOS inverterbased transconductor and a feedback biasing circuit. The output of transconductor is AC coupled to the passive mixer.

The transconductance, g*m*, of the CMOS inverter is

$$
g_m = g_{mn} + g_{mp} \tag{4-16}
$$

where  $g_{mn}$  and  $g_{mp}$  are the transconductances of the NMOS and PMOS transistors respectively. Since both the transistors use same biasing current, I*D*, it can achieve high gain and high power efficiency  $(g_m/I_d)$  as well as low noise figure.

<span id="page-82-0"></span>Their inherent complementary structure enables CMOS inverter based transconductors to be highly linear. As explained in [\[51\]](#page-145-11), if the *β* factors of NMOS and PMOS transistors are perfectly matched, the distortion terms due to PMOS transistor will be cancelled by that of NMOS transistors. This cancellation relies on proper biasing and sizing and sensitive to process,voltage and temperature [\(PVT\)](#page-149-6) variations. Further, the low output impedance of inverter, due to virtual ground at the mixer output, reduces the voltage swing at output node and enhances transconductor linearity.

**Figure 4-6:** Transconductor with self-biasing.

For low voltage operation, it is necessary to determine the minimum desired supply voltage,  $V_{DD}$ for the transconductor [\[33\]](#page-144-0). Consider a CMOS inverter in the Figure [4-6,](#page-82-0) the overdrive voltages of M1 and M2 can be given as

$$
V_{ov,n} = V_{bias} - V_{t,n}
$$
  
\n
$$
V_{ov,p} = V_{DD} - V_{bias} - V_{t,p}
$$
\n(4-17)

where, V*bias* is the biasing voltage applied to the transistors M1 and M2. Usually M1 and M2 are self-biased at V*DD/*2 using large feedback resistance. The minimum supply voltage desired for transconductor can be expressed as

<span id="page-82-1"></span>
$$
V_{DD,min} = V_{ov,n} + V_{ov,p} + V_{t,n} + V_{t,p}
$$
\n(4-18)

Since typical threshold voltage for TSMC 40 nm CMOS process is in the range of 400–550 mV, Equation[\(4-18\)](#page-82-1) implies that V*DD,min* should be higher than 1.1 V. Further, using a supply voltage less than V*DD,min* would degrade the performance of transconductor drastically. The transconductor is simulated at lower supply voltages to quantify the magnitude of degradation. Since  $I_{DC}$  of transconductor is proportional to its  $g_m$ , it is used as an approximate



| VDD(V)<br>$I_{DC}(\mu A)$ |
|---------------------------|
| 12.4                      |
| 27.4                      |
| 51.7                      |
|                           |

**Table 4-2:** Transconductor vs supply voltage.

<span id="page-83-0"></span>indicator for the performance of the transconductor. The simulation results are tabulated in Table [4-2.](#page-83-0) It delineates that a 10% reduction in the supply voltage would diminishes the bias current by 50%. Hence additional circuit techniques are needed to realize low voltage transconductor. Fortunately, a simple technique of employing separate biasing for NMOS and PMOS transistors would repress this supply voltage limitation. If V*biasn* and V*biasp* are biasing voltages of M1 and M2, then Equation[\(4-18\)](#page-82-1) becomes

$$
V_{DD,min} = V_{ov,n} + V_{ov,p} + V_{t,n} + V_{t,p} + V_{biasp} - V_{biasn}
$$
\n(4-19)

and choosing V*biasn* larger than V*biasp* would minimize the supply voltage requirement of the transconductor.

While considering the methods to bias the transconductor, it should also be noted that its conversion gain and linearity are sensitive to bias current. Hence to limit the variations in the bias current and to bias N/PMOS transistors in the transconductor, a feedback bias circuitry is implemented. As shown in Figure [4-7,](#page-83-1) it consists of a differential amplifier and current-mirrors to regulate the biasing voltage. The current-mirrors are sized appropriately so that the biasing condition of V*biasn* >V*biasp* is satisfied and supply voltage (VDD) of 0.85 V is enough to achieve targeted gain. To ensure stability, a phase margin  $> 60^\circ$  is maintained while sizing the current mirrors and biasing resistors.

<span id="page-83-1"></span>

**Figure 4-7:** Feedback biasing.

The length of transistors in the transconductor is selected to be 100 nm. The total width of PMOS is chosen to be twice that of NMOS. The ratio is chosen so that both the transistors have same  $\mu_n C_{ox} W/L$  factor, enabling high transconductor linearity [\[51\]](#page-145-11). Further, the width and biasing of the transistors are optimized together with [TIA](#page-149-4) and its load impedance to achieve a maximum gain ∼27 dB. It resulted in a transconductance of ∼2 mS.

Since opamp noise and mixer SNR degradation is directly proportional to parasitic capacitance between transconductor and mixer, additional care is taken during layout and routing to minimize it. As a result of low parasitic capacitance, the specification for total input referred noise of the opamp in 1 MHz bandwidth is relaxed to -76 dB, providing a scope for power reduction. Dummy transistors are added to the N/PMOS transistors to improve the matching performance and decoupling capacitors are added to minimize supply voltage fluctuations. The physical layout of the transconductor is presented in Figure [4-8.](#page-84-0)

<span id="page-84-0"></span>

**Figure 4-8:** Transconductor - layout.

#### **4-1-4 Building blocks - passive mixer**

The [RF](#page-149-0) current from the transconductor is AC coupled to the passive mixer. A coupling capacitance of 500 fF is chosen as a trade-off between gain, noise and linearity performance. Owing to its single ended input, a single- balanced structure with two NMOS switches is implemented as a passive mixer (Figure [4-5\)](#page-81-0). NMOS transistors are preferred over PMOS transistors for their low on-resistance, R<sub>SW</sub>. The DC bias point of the source and drain terminal is set at 0.4·V*DD* using [TIA](#page-149-4) feedback load. The gate terminals of switches are driven by [LO](#page-149-5) output of [DCO](#page-148-5) buffer.

The rail-to-rail [LO](#page-149-5) swing improves the gain, linearity and noise performance of the mixer. Further reduction in on-resistance can be achieved by sizing up the transistors. However, increased opamp noise and [LO](#page-149-5) power consumption due to the increase in parasitic capacitance determine the upper limit on the size of the transistors  $(8 \text{ um}/40 \text{ nm})$ . Similar to transconductors, dummy transistors are added to improve the matching performance. Layout and routing is done as symmetrical as possible to minimize the DC offset. The physical layout of the passive mixer is given in Figure [4-9.](#page-85-0)

<span id="page-85-0"></span>

**Figure 4-9:** Layout of the passive mixer and TIA.

#### <span id="page-85-1"></span>**4-1-5 Building blocks - TIA**

Applying Equation [\(4-10\)](#page-79-1) and other design considerations, discussed in the Section [4-1-2](#page-76-1) and after a few simulation iterations, the load impedance  $(R_f)$  of [TIA](#page-149-4) is selected to be  $18 \text{k}\Omega$  for an opamp with total input referred noise of -80 dBm in the bandwidth of 1 MHz. Selection of that resistance value is a trade-off between gain and noise. A capacitive load  $(C_f)$  of 225 fF is added in parallel to the resistive load. It results in a low pass filter with a bandwidth of 40 MHz which easily suppresses the leaked [LO](#page-149-5) signals  $(>2 \text{ GHz})$ , due to single balanced mixer and the out-of-band blockers (>80 MHz) from the received input signal. Though, outof-channel blockers can be filtered by increasing the capacitance,  $C_f$ , it is not used here to completely avoid undesired phase delay to the wanted signal. However, this technique could be considered for future work after determining the maximum allowable phase delay for efficient [PDC](#page-149-2) behaviour using system simulations.

Since the feedback impedance partially defines the input impedance of [TIA](#page-149-4) (Equation [\(4-14\)](#page-81-1)), it sets the specifications for opamp DC gain to ensure high linearity of switching transistors. Also, being the only source for flicker noise, [TIA](#page-149-4) should be designed with low 1*/f* corner frequency. In this work, to speed up the design process, single opamp architecture is used for both [TIA](#page-149-4) and low-pass filter. Hence, further discussion on opamp design and implementation will be covered in the Section [4-3.](#page-93-0)

In conclusion, a current driven passive mixer is designed based on the above discussions. Transconductor and [TIA](#page-149-4) are optimized together to achieve the desired conversion gain and noise figure. Switching transistors are sized to minimize on-resistance and parasitic capacitance. Post-layout simulations are carried out to verify the performance and the results are covered in Chapter 5.

<span id="page-86-0"></span>

| Parameter                                      | Target                     |
|------------------------------------------------|----------------------------|
| Current consumption                            | $< 350 \mu A$              |
| Maximum gain                                   | $36\,\mathrm{dB}$          |
| Bandwidth                                      | $600\,\mathrm{kHz}$        |
| Stopband suppression                           | $30/42$ dB $\odot$ 2/3 MHz |
| Input-referred noise $(BW < 1 MHz)$            | -76 dBm                    |
| Output compression point, $(V_{\text{pk-pk}})$ | $700 \,\mathrm{mV}$        |

**Table 4-3:** Target specifications for Elliptic LPF.

## **4-2 Programmable LPF**

According to the conclusions derived in Chapter 3, [LPF](#page-149-3) should suppress adjacent and alternate channel interferers effectively to facilitate accurate phase-to-digital conversion. It also should provide gain to achieve the desired receiver sensitivity. To accommodate, 20 dB 2nd channel and 30 dB 3rd-channel interference in the [PDC](#page-149-2) loop, a low pass 3rd order elliptical filter with cut-off frequency of 600 kHz and a notch at 2 MHz is chosen based on MATLAB simulations.

Further, cascade analysis revealed that a maximum gain of 36 dB and input referred noise of -76 dBm in 600 kHz bandwidth is required to achieve the desired receiver sensitivity of -90 dBm.The complete list of target specifications for the elliptic low pass filter [\(ELPF\)](#page-148-7) is enumerated in Table [4-3.](#page-86-0)

#### **4-2-1 Filter topology**

The transfer function of the low pass 3rd order elliptical filter is given below. It has a pair of complex conjugate zeros and 3 poles: a pair of complex-conjugate poles and a negative pole at the real axis.

<span id="page-86-1"></span>
$$
F(s) = k \frac{(s+z_1)(s+z_2)}{(s-p_1)(s-p_2)(s-p_3)}
$$
(4-20)

where k is the gain factor,  $z_{1,2} = \pm j1.26 \times 10^7$  rad,  $p_{1,2} = (-1.11 \pm j3.88) \times 10^6$  rad and  $p_3 = -2.47 \times 10^6$  rad.

Several circuit techniques (passive and active) are available in the literature to synthesize this network function [\[52\]](#page-145-12)[\[13\]](#page-143-1)[\[53\]](#page-146-0). Despite their power consumption, active filters are chosen for their ease of integration, as realization of complex poles and zeros in passive implementation require bulky inductors. Moreover, active filters provide tunable gain for varying input signal. It should be noted that transfer function in Equation[\(4-20\)](#page-86-1) can be re-written as a product of two filter functions (Equation [\(4-21\)](#page-86-2)): a complex biquad and a real 1st order low pass filter.

<span id="page-86-2"></span>
$$
F(s) = \left[\frac{k_0 (s + \omega_z^2)}{s^2 + s \frac{\omega_0}{Q} + \omega_o^2}\right] \left[\frac{k_1}{s - \omega_p}\right]
$$
(4-21)

where,  $Q = 1.82$ , is the quality factor and  $\omega_o = 4.04 \times 10^6$  rad, is the natural frequency of the second-order function.

Master of Science Thesis Vijaya Kumar Purushothaman

<span id="page-87-0"></span>

**Figure 4-10:** Elliptic LPF - cascade topology.

This implies that a simple cascade topology (Figure [4-10\)](#page-87-0), comprising of a biquad and an active RC filter, can be used to implement elliptic filter. Owing to simple modular form, easy-to-design and troubleshoot, the cascade topology is adopted in this work. It will be shown here that how target power consumption and other specifications are achieved using this topology.

Of the choices available for biquad structure, Fleischer-Tow [\(FT\)](#page-148-8) biquad [\[12\]](#page-143-2) (Figure [4-11\)](#page-88-0), a variant of Tow-Thomas biquad, is adopted for following reasons.

- It provides independent control over DC gain, cut-off frequency and Q-factor. This orthogonality is essential for independent gain and bandwidth tuning requirement in the receiver baseband.
- It has better sensitivity than Sallen-Key and multi-feedback structures [\[13\]](#page-143-1). In other words, less susceptible to component mismatches.

It should be mentioned here that a more robust leapfrog topology is available as an alternate for cascade topology. However, its advantages are limited by its high stop-band sensitivity and low Q of the required elliptic filter.

#### **4-2-2 LPF implementation**

[FT](#page-148-8) biquad is one of the several integrator based biquad topologies realized using state-variable method.

The general integrator based realization of biquads is shown in Figure [4-12.](#page-88-1) The transfer function of this system can be given as,

<span id="page-88-0"></span>

Figure 4-11: Fleischer-Tow biquad [\[12\]](#page-143-2).

<span id="page-88-1"></span>

**Figure 4-12:** General integrator based biquad realization [\[13\]](#page-143-1).

$$
\frac{V_2}{V_1} = G \frac{a_2 s^2 + a_1 s + a_0}{s^2 + b_1 s + b_0} \tag{4-22}
$$

Considering a simple opamp-RC implementation, this realization requires a minimum of 4 opamps (2 each for integration and summation). Using state space analysis, several variations of above signal flow diagram have been proposed to minimize the number of opamps [\[52\]](#page-145-12). [FT](#page-148-8) biquad is one such power-efficient realization as it requires only 3 opamps. Analysis of its single ended opamp RC implementation in Figure [4-11,](#page-88-0) would result in following transfer function.

$$
\frac{V_{out}(s)}{V_{in}(s)} = -\frac{\frac{R_8}{R_5}s^2 + \frac{1}{R_1C_1} \left[\frac{R_8}{R_5} - \frac{R_1R_8}{R_4R_7}\right]s + \frac{R_8}{R_3R_6R_7C_1C_2}}{s^2 + s\frac{1}{R_1C_1} + \frac{R_8}{R_2R_3R_7C_1C_2}}\tag{4-23}
$$

Master of Science Thesis Vijaya Kumar Purushothaman

Besides opamps, Gm-cells can also be used to realize biquad. However, in this thesis work, opamp-RC biquad is preferred over gm-C biquad for their high linearity at low supply voltage and insensitivity to parasitic capacitances [\[54\]](#page-146-1). Compared to gm-cells, opamps are powerhungry and hence should be optimized to reduce the overall power consumption. At the top level, power reduction is obtained by further decreasing the opamp count in [FT](#page-148-8) biquad.

The signal flow diagram of [FT](#page-148-8) biquad is shown in Figure [4-13](#page-89-0) to get better insight of its two integrator based structures. For implementation, [FT](#page-148-8) biquad requires 3 opamps to perform integration and summation. As highlighted in the figure, opamp1 and opamp3 serve as summing integrator whereas opamp2 acts as summing amplifier in the inverting configuration. Since, differential opamps provide sign inversion by flipping the input signals, it is used to replicate the inversion operation of opamp2 in the desired differential implementation.

<span id="page-89-0"></span>

**Figure 4-13:** Fleischer-Tow biquad - signal flow diagram.

Summing operation of opamp2 can be replaced in two steps:

- 1. Modify the branch  $a_0$  such that it compensates for the partial signal transfer gain  $(-a_2b_2)$  achieved through branch  $a_2$ , inverter and  $b_2$ . This will push the summing node out of the feedback loop without affecting the overall transfer function.
- 2. Combine the pushed-out summing node with the second-stage [LPF.](#page-149-3) This results in a feed-forward path from the input of elliptic LPF to the input of second-stage [LPF.](#page-149-3)

The two alterations and the resulting elliptic LPF structure are illustrated in Figure [4-14.](#page-90-0) The circuit diagram of elliptic LPF (differential structure) encompassing modified biquad and [LPF](#page-149-3) is depicted in Figure [4-15](#page-90-1) and their transfer function is given in Equation[\(4-24\)](#page-89-1). It can be mentioned that, with feed-forward path to the second stage, the elliptic LPF is no longer a pure cascade structure.

<span id="page-89-1"></span>
$$
\frac{V_{out}(s)}{V_{in}(s)} = -\left[\frac{R_F}{R_X(1+s\,C_F R_F)}\right] \left[\frac{s^2 + \frac{1}{C_1} \left[\frac{1}{R_1} - \frac{1}{R_4}\right] s + \frac{1}{R_3 C_1 C_2} \left[\frac{1}{R_2} - \frac{1}{R_6}\right]}{s^2 + s \frac{1}{R_1 C_1} + \frac{1}{R_2 R_3 C_1 C_2}}\right] \tag{4-24}
$$

<span id="page-90-0"></span>

**Figure 4-14:** Elliptic LPF with Fleischer-Tow biquad - modified signal flow diagram.

<span id="page-90-1"></span>

**Figure 4-15:** Elliptic LPF - implementation.

Comparing system and circuit transfer functions given in Equation[\(4-21\)](#page-86-2) and Equation[\(4-24\)](#page-89-1)

Master of Science Thesis **Vijaya Kumar Purushothaman** 

would result in following conclusions:

<span id="page-91-0"></span>natural frequency, 
$$
\omega_o = \sqrt{\frac{1}{R_2 R_3 C_1 C_2}}
$$
  
\nQ-factor,  $Q = \sqrt{\frac{R_1^2 C_1}{R_2 R_3 C_2}}$   
\nzero frequency term,  $\omega_z = \sqrt{\frac{1}{R_3 C_1 C_2} \left[\frac{1}{R_2} - \frac{1}{R_6}\right]}$  (4-25)  
\nLPF DC gain,  $k = -\frac{R_F}{R_X}$   
\nLPF corner frequency,  $p_3 = \frac{1}{R_F C_F}$ 

and more importantly,  $R_4$  should be equal to  $R_1$  to generate desired complex zeros in the biquad transfer function.

From above expressions, it is quite evident that bandwidth of biquad can be tuned by scaling  $C_1$  and  $C_2$  together while  $R_1$ ,  $R_2$ ,  $R_3$  and Q-factor remain unchanged. Similarly, Q-factor and notch location (zero frequency) can be adjusted using  $R_1$  and  $R_6$  respectively. However, tuning zero frequency using  $R_6$  varies the gain in biquad whereas scaling bandwidth using  $C_1$  and  $C_2$  moves the notch considerably. Marginal gain variation is not a major concern in this architecture. In contrast, these two features can be combined together to perform both coarse and fine zero-tuning.

With following considerations, actual resistor and capacitor values are obtained by equating similar terms in Equations [\(4-21\)](#page-86-2) and [\(4-25\)](#page-91-0)

- Since  $C_1$  and  $C_2$  have to scale together for bandwidth tuning, they are set to have same capacitance C. To simplify the design, the [LPF](#page-149-3) capacitance  $C_F$  is also set to be C and Resistors  $R_2$  and  $R_3$  are set to be R.
- Presence of zeroes and poles in the biquad provides an inherent gain of 20 dB  $(\omega_z^2/\omega_o^2)$ . Since the required elliptic LPF gain is 36 dB, the remaining 16 dB gain is obtained through the second [LPF](#page-149-3) stage.
- It is understandable that input impedance of [ELPF](#page-148-7) is a major contributor to the [LPF](#page-149-3) noise along with opamps. From Chapter 3, the noise budget of [LPF](#page-149-3) is -76 dBm. Assuming noise contribution of R*in* and opamps are equal, R*in* should contribute less than -79 dBm noise. The following relation can be used to calculate maximum input impedance:

$$
10\,\log\frac{4kT(2R_{in})BW}{50\times10^{-3}} < -79\,\text{dBm} \tag{4-26}
$$

where, BW =  $600 \text{ kHz}$  is the [LPF](#page-149-3) bandwidth, T =  $300 \text{ K}$  is the temperature, factor 2 is due to differential structure, conversion factor  $50 \times 10^{-3}$  is used to convert into  $50\Omega$ and dBm system. The maximum input impedance thus calculated is  $38 \text{k}\Omega$ . Since  $R_{in}$ is a combination  $R_4$ ,  $R_6$  and  $R_X$ , they need to be chosen accordingly.

For 600 kHz bandwidth of [ELPF,](#page-148-7)  $C_1$  and  $C_2$  are chosen to be 2 pF. The derived values of other components are shown in Table [4-4.](#page-92-0)

| Components      | Magnitude                     |
|-----------------|-------------------------------|
| $C_1, C_2, C_F$ | 2pF                           |
| $R_1, R_4$      | $225\,\mathrm{k}\Omega$       |
| $R_2, R_3$      | $124 \text{ k}\Omega$         |
| $R_6$           | $12.7\,\mathrm{k}\Omega$      |
| $R_X$           | $25 - 400 \,\mathrm{k}\Omega$ |
| $\mathrm{R}_F$  | $200\,\mathrm{k}\Omega$       |

<span id="page-92-0"></span>**Table 4-4:** RC component values of Elliptic LPF.

#### <span id="page-92-2"></span>**4-2-3 Gain, bandwidth and zero tuning**

As discussed in the previous section, biquad is designed to have a fixed gain of 20 dB. This inherent gain is due to the squared ratio of zero frequency to natural frequency  $(\omega_z^2/\omega_o^2)$ . The second stage [LPF](#page-149-3) is designed to generate an additional 18 dB gain through ratio of its feedback and input resistance  $(R_F/R_X)$ . For simple and effective gain tuning of [ELPF,](#page-148-7) the gain of second stage [LPF](#page-149-3) can be adjusted using  $R_X$  as programmable resistor.  $R_F$  is not chosen here as varying it would change the [LPF](#page-149-3) bandwidth.

For ease of implementation, the gain range and step are chosen to be 14–38 dB and 6 dB. The programmable resistor chain is built using binary-weighted resistors as shown in the Figure [4-](#page-92-1) [16.](#page-92-1) These binary-weighted resistors are in-turn realized with a unit resistance of 25 kΩ. The desired gain is set by a control word stored in the serial-to-parallel interface [\(SPI\)](#page-149-7) register slave on chip. Two of the programmable resistive chains are paired to form a differential resistor at the [LPF](#page-149-3) input.

<span id="page-92-1"></span>

**Figure 4-16:** Gain tuning - schematic and layout.

Bandwidth of [ELPF](#page-148-7) is the resultant of the biquad and [LPF](#page-149-3) bandwidths. As mentioned earlier, bandwidth tuning is simplified by implementing  $C_1$ ,  $C_2$  and  $C_F$  as programmable capacitors. They are built using Metal-Insulator-Metal capacitors and its schematic and layout of the programmable capacitor are shown in Figure [4-17.](#page-93-1) The capacitance can be tuned from  $1.2 - 2.6$  pF with a tuning step of  $100 \text{ fF}$ /steps. It provides  $\pm 30\%$  margin to compensate process variations. This translates to a frequency range of 400 kHz to 900 kHz. The tuning is controlled by a 3-bit frequency tuning code.

Similar to bandwidth and gain tuning, zero-tuning is implemented in this circuit to compensate process variations. As proposed in previous section, zero-tuning is achieved in two steps: (i) coarse tuning using  $C_1$  and  $C_2$  – The programmable capacitors, implemented for bandwidth tuning, is re-used here; (ii) fine tuning using Resistor  $R_6$  – To achieve this,  $R_6$ is implemented as a programmable resistor with range  $10.9 \text{ k}\Omega - 14.5 \text{ k}\Omega$ , a margin of  $\pm 15\%$ with respect to nominal resistance. The programmable resistor is built using unary elements with unit resistance of 600  $\Omega$ . The range of coarse and fining tuning are 1.5 – 3.0 MHz and 0 – 250 kHz respectively.

<span id="page-93-1"></span>

**Figure 4-17:** Bandwidth tuning - schematic and layout.

The post-layout simulation results for [ELPF](#page-148-7) gain, bandwidth-tuning and zero-tuning are covered in Chapter 5. Figure [4-18](#page-94-0) shows the top-level layout of the [LPF](#page-149-3) with 3 opamps, gain, bandwidth and zero-tuning blocks.

## <span id="page-93-0"></span>**4-3 Operational amplifier**

In this receiver chain, operational amplifiers (opamps) are employed at two different blocks: Mixer[-TIA](#page-149-4) and [ELPF.](#page-148-7) The requirements of mixer[-TIA](#page-149-4) and [ELPF](#page-148-7) are evaluated together in deriving the specifications for the single robust opamp, usable in both [TIA](#page-149-4) and [ELPF.](#page-148-7) Designing exclusive opamps for [TIA](#page-149-4) and [ELPF](#page-148-7) costs design time for marginal improvement in the performance.

<span id="page-94-0"></span>

**Figure 4-18:** Elliptic filter - layout.

## **[TIA](#page-149-4) opamp**

For [TIA](#page-149-4) opamp, the maximum output current to be delivered can be calculated using the target mixer OIP3 and load impedance at its output. Target mixer OIP3 of 0 dBm (equivalent to 310 mV<sub>pk</sub>) and minimum load impedance of 10 k $\Omega$  [\(TIA](#page-149-4) output impedance parallel to [LPF](#page-149-3) input impedance) define the maximum output current to be  $16 \mu A$ . From Section  $(4-1-5)$ , the input referred noise of opamp noise should be  $\langle$  -80 dBm so that input referred noise of mixer is  $\langle -89 \,\mathrm{dBm}$ .

Further, [TIA](#page-149-4) requires opamp with high DC gain and wide bandwidth for minimum input impedance. Low input impedance is necessary to maintain linearity of the passive mixer. The input impedance of [TIA,](#page-149-4) given in Equation [\(4-14\)](#page-81-1) confirms the above exposition.

## **Elliptic LPF opamp**

Similarly, for [ELPF](#page-148-7) opamps, maximum output current is determined by the desired output swing and load impedance. Considering rail-to-rail output swing with minimum load impedance of ∼20 kΩ, opamp has to supply a maximum load current of ∼22 *µ*A. Since, the target input referred noise of the [ELPF](#page-148-7) (-76 dBm) is equally split between resistors and opamp, the input referred noise of opamp should be less than -79 dBm.

Moreover, maximum DC gain for single section of [ELPF](#page-148-7) is 20 dB. This can be translated to a DC gain constraint of more than 40 dB for the opamp. It should be noted that biquad architectures are less sensitive to loop-gain. Hence only 20 dB margin is considered for opamp DC gain with the intent to minimize power. [ELPF](#page-148-7) operates in two bandwidth modes: 600 kHz (*Bluetooth Low Energy* [\(BLE\)](#page-148-1)) and 1.2 MHz (IEEE 802.15.4). So the maximum [GBW](#page-148-6) in the [ELPF](#page-148-7) should be greater than the required 12 MHz. Usually, 10x the required [GBW](#page-148-6) (120 MHz) is preferred for open loop opamp. However, limited by power consumption, the target here is set to be  $>50$  MHz.

From Chapter 3, the targeted current consumption for mixer and [ELPF](#page-148-7) is  $300-350 \mu A$  for 0.85 V operation. Since mixer  $g_m$  stage consumes ~100  $\mu$ A, the remaining 200  $\mu$ A is split

| Parameter               | Target             |
|-------------------------|--------------------|
| Current consumption     | $<$ 50 $\mu$ A     |
| Noise $(1 kHz - 1 MHz)$ | $<$ -76 $dBm$      |
| Unity gain Bandwidth    | $>50$ MHz          |
| Open loop gain          | $>40\,\mathrm{dB}$ |
| Phase margin            | $>60^{\circ}$      |

<span id="page-95-0"></span>**Table 4-5:** Target specifications of opamp (V<sub>DD</sub>=850 mV)

between 4 opamps (1 [TIA](#page-149-4)  $+$  3 [ELPF\)](#page-148-7). The target opamp specifications, evaluated until now, are summarized in Table [4-5.](#page-95-0)

To design high gain opamp with low power in deep sub-micron process, a two-stage architecture, shown in Figure [4-19,](#page-95-1) is adopted from earlier works [\[4\]](#page-142-0)[\[3\]](#page-142-1). The architecture is optimized to operate at 0.85 V and simultaneously meet targeted specifications. A simple differential PMOS amplifier with NMOS current-source load is used as input first stage in this architecture. Push-pull output stage is employed to achieve large output dynamic range with low quiescent current. A Miller capacitance, C*<sup>m</sup>* with nulling resistor, R*<sup>z</sup>* is added between the input and output node of the second stage to improve the stability of the opamp.

<span id="page-95-1"></span>

**Figure 4-19:** Operational amplifier with common-mode feedback biasing.

Mismatch in p-type and n-type current sources along with high output impedance affects the output common-mode level. Hence, an active continuous-time common-mode feedback [\(CMFB\)](#page-148-9) circuit is added to the opamp. It measures output common mode voltage using resistor divider and the error amplifier output is applied to the first-stage load. [CMFB](#page-148-9) resistor with parasitic load at the input of the error amplifier adds phase-lag to the commonmode signal and detriments the stability of [CMFB](#page-148-9) loop. So, a capacitive divider is added

across the resistive divider to introduce phase lead and ensure stability. A phase margin  $>50$   $^{\circ}$ is achieved for [CMFB](#page-148-9) loop after post-layout.



**Figure 4-20:** Operational amplifier - layout.

Transistors in the opamp are optimized for high gain and wide bandwidth while maintaining stability. As indicated, output stage is optimized for output swing and input stage for gain and noise. Since opamps are the main source of flicker noise, additional measures like resistive degeneration at source terminals of  $M4$  and  $M5$  are employed. Switches  $(M10 - M15)$  are added to turn on/off the opamp. This reduces leakage current during sleeping mode and also improves the start-up behaviour of the opamp.

The circuit is designed and optimized for 0.85 V supply voltage. The common mode voltage is set at  $0.38$  V  $(0.4 \cdot V_{DD})$ . After sizing and post-layout optimization, the opamp is simulated stand-alone with  $20 \text{ k}\Omega$  resistance in parallel with  $2 \text{ pF}$  capacitance load. The open loop gain at 500 kHz is 39.92 dB and the phase margin is 59 ◦ . The input referred noise, integrated from 1 kHz to 1 MHz, is less than -79 dBm (design target). The results of the small-signal and large-signal simulations are summarized in Table [4-6](#page-97-0) The relevant graphs from simulation are provided in appendix [A.](#page-132-0)

## **4-4 AFC and digital interface**

The digital logic required for processing the comparator output to generate appropriate frequency control word [\(FCW\)](#page-148-10) is described here. Verilog HDL is chosen to synthesize and implement the digital logic and it is designed to operate at a clock frequency of 32 MHz. Separate clock generation block is implemented at the top-level to generate desired clock signals from an external master clock for digital logic, comparator and offset [DAC.](#page-148-3) A top level block diagram of the digital logic is shown in Figure [4-21.](#page-97-1)

| Result                |
|-----------------------|
| $25 - 35 \mu A$       |
| $-85\,\mathrm{dBm}$   |
| $42\,\mathrm{MHz}$    |
| 49/38 dB @ DC/600 kHz |
| $59^{\circ}$          |
| $700$ mV              |
| $3.5 \,\mathrm{mV}$   |
|                       |

<span id="page-97-0"></span>**Table 4-6:** Opamp post-layout simulation results (V<sub>DD</sub>=850 mV) - summary.

<span id="page-97-1"></span>

**Figure 4-21:** Digital logic - top level block diagram.

The digital logic consists of an interface to [DCO](#page-148-5) and an [AFC](#page-148-4) block. [DCO](#page-148-5) interface block receives inputs from: (i) the comparator output, (ii) the [AFC](#page-148-4) output and (iii) a frequency tuning word from [SPI](#page-149-7) control register. It processes these inputs to generate an instantaneous [FCW](#page-148-10) for tracking bank of [DCO.](#page-148-5) The tracking bank of [DCO](#page-148-5) covers >15 MHz frequency range and it is more than the desired range (2 MHz) for receiver operation. Hence, the interface is designed to adjust only tracking bank [FCW.](#page-148-10) The [FCW](#page-148-10) of [PVT](#page-149-6) and acquisition banks of [DCO](#page-148-5) are set by [SPI](#page-149-7) control register.

The [AFC](#page-148-4) block estimates the frequency error due to carrier frequency offset and [DCO](#page-148-5) phase noise from comparator output. The estimated error output is fed into [DCO](#page-148-5) through [DCO](#page-148-5) interface block for automatic cancellation in phase/frequency domain. Programmable filter and  $\Sigma\Delta$  modulator are employed in the [AFC](#page-148-4) block for more accurate estimation of frequency error. The implementation details of both these blocks are described in the following section.

<span id="page-98-0"></span>

**Figure 4-22:** Digital logic - DCO interface.

#### **4-4-1 DCO interface**

Figure [4-22](#page-98-0) shows the implementation of the [DCO](#page-148-5) interface block. As mentioned above, the inputs to this block are 1-bit comparator output that represents the instantaneous demodulated frequency, a 9-bit [AFC](#page-148-4) output that carries the frequency error estimation and a 12-bit base [FCW](#page-148-10) that sets the initial [DCO](#page-148-5) center frequency.

The desired 12-bit [FCW](#page-148-10) for tracking bank is generated based on the equation given below.

$$
FCW_{track} = [DIF\_GAIN \times CMP\_IN] + AFC\_OUT + FCW\_CNT \qquad (4-27)
$$

It should be noted that tracking bank of [DCO,](#page-148-5) employed in this design, has a resolution of 4 kHz. Hence, for typical [BLE](#page-148-1) operation, the comparator gain (DIF\_GAIN) is programmed to 64. It enables [DCO](#page-148-5) to switch its frequency between  $f_c + 256$  kHz and  $f_c - 256$  kHz, based on the comparator output. With 8 bits, DIF\_GAIN [7:0] can cover up to  $\pm 512 \text{ kHz}$  (128×4). The center frequency,  $f_c$  is set by base word  $\text{FCW}_{\text{CNT}}$  $\text{FCW}_{\text{CNT}}$  $\text{FCW}_{\text{CNT}}$  and it is dynamically adjusted based on the [AFC](#page-148-4) output. The 9-bit AFC output provides a frequency tuning range of  $\pm 1024 \text{ kHz}$ . In other words, a frequency error within ±1024 kHz can be corrected using this digital circuitry.

Finally, two 3-to-7 bit decoders is employed to convert 6 LSBs of  $FCW_{track}$  into 14 unary LSBs of TRACK\_BIT\_OUT[13:0]. 14 unary LSBs along with 6 unchanged binary MSBs of FCWtrack forms the 20-bit TRACK\_BIT\_OUT [19:0] that is connected to the tracking bank of the [DCO.](#page-148-5)

#### **4-4-2 AFC**

As described in Chapter 3, the [DCO](#page-148-5) phase noise and carrier frequency offset are present in the low-frequency spectrum of comparator output. An accumulator is used at the comparator output to extract these low-frequency components. The accumulator provides 20 dB attenuation to components at 500 kHz, compared to those at 50 kHz. Numerical simulations in Chapter 3 confirmed that it is enough to achieve desired operation.

However, as frequency decreases, gain of accumulator increases exponentially. To compensate very high gain of accumulator at low frequencies, a gain factor is applied to the accumulator output. The gain factor,  $\alpha$ , is chosen to be a negative power of 2 to minimize the hardware complexity. In this way, a multiplication can be replaced by a simple right shift operation. The number of right shifts can be programmed from 0 to 7 using the value of 'afc\_gain' in [SPI](#page-149-7) registry.

<span id="page-99-1"></span>

**Figure 4-23:** Digital logic - Automatic frequency noise cancellation block.

An additional finite impulse response [\(FIR\)](#page-148-11) filter is used to further suppress the out-of-band frequency noise. The sinc filters with 3 different taps ( $N = 32, 64$  and 128) are employed as [FIR](#page-148-11) filter. Using Equation[\(4-28\)](#page-99-0), the bandwidth of sinc filters can be calculated. For  $N =$ 32, 64 and 128, it is 150 kHz, 301 kHz and 600 kHz respectively. Since the highest [FIR](#page-148-11) tap is 128 (2<sup>7</sup>), the size of [FIR](#page-148-11) output is set to be 18 bits (11+7). In case of  $N = 32$  and 64, MSBs in the [FIR](#page-148-11) output are not used in full operation. Hence, additional gain normalization is applied to the [FIR](#page-148-11) output to avoid ambiguous results.

<span id="page-99-0"></span>N-tap sinc filter, 
$$
H_N(\omega) = \frac{1}{N} \left[ \frac{1 - \exp(j\omega N)}{1 - \exp(j\omega)} \right]
$$
 (4-28)

Number of taps in sinc filter can be chosen using the value of 'FIR\_SEL' in the [SPI.](#page-149-7) Finally, in this [AFC](#page-148-4) implementation, the power consumption of [FIR](#page-148-11) filter is traded for its stability. In future work, [FIR](#page-148-11) filters will be replaced by efficient Infinite impulse response filters while maintaining stability.

Finally, the 18-bit [FIR](#page-148-11) output is fed into a first order  $\Sigma\Delta$  modulator to produce 9-bit quantized [AFC](#page-148-4) output. The  $\Sigma\Delta$  modulator reduces the quantization noise and thereby improves the

[AFC](#page-148-4) resolution. The output is connected to the input of the block 'DCO interface'. Figure [4-](#page-99-1) [23](#page-99-1) shows the block diagram of the [AFC.](#page-148-4)

Cadence SOC Encounter is used to synthesize and implement this RTL level digital logic and the performance is shown in Chapter 5.

# Chapter 5

## **Layout and simulation results**

In this chapter, post-layout simulation results of the circuit blocks, analysed in Chapter 4, are presented first to demonstrate their performance. Then, reused blocks – low noise amplifier [\(LNA\)](#page-149-1), digitally controlled oscillator [\(DCO\)](#page-148-5) and comparator – are discussed. Later, layout and simulation results of the full chip are presented. Finally, the debugging results of the first test chip are discussed together with the design modifications added to the second test chip.

## **5-1 Post-layout simulations**

#### **5-1-1 Mixer**

The parasitics from the layout (described in Chapter 4) are extracted using Cadence-QRC extractor and the post-layout simulations are performed to estimate the conversion gain, noise, 1 dB compression point and current consumption. The input and loading conditions are properly set using [LNA](#page-149-1) and low pass filter [\(LPF\)](#page-149-3). The effect of bond wire connections from the supply to the chip are modelled using IMEC in-house bondwire model.

Using the schematic given in Figure [4-2](#page-76-0) and Equation[\(4-2\)](#page-76-2), the conversion gain of the mixer is estimated. Figure [5-1](#page-103-0) shows that the mixer provides a conversion gain of ∼25 dB. Figure [5-2](#page-104-0) estimated. Figure 5-1 shows that the mixer provides a conversion gain or ∼25 dB. Figure 5-2<br>highlights that a noise factor of 5.5 nV/ $\sqrt{\text{Hz}}$  is achieved at a frequency close to ∼500 kHz. Using the equation given below, the total input referred noise, integrated over 1 MHz bandwidth, is calculated to be -92 dBm.

<span id="page-102-0"></span>
$$
dBm = 10 \log \left( \frac{V_{n,rms,BW}^2}{50 \times 10^{-3}} \right) \tag{5-1}
$$

where,  $V_{n,rms,BW}^2$  is the total input referred noise in the bandwidth, BW and  $50 \times 10^{-3}$  is the conversion factor for  $50\Omega$  and  $1\,\text{mW}$  system. Further, in terms of large signal performance, the mixer achieves a 1 dB compression point of  $\sim$  -24 dBm at the mixer input (Figure [5-3\)](#page-104-1). Using the conversion gain obtained earlier, 1 dB compression point at the mixer output can

<span id="page-103-0"></span>

be calculated. A conversion gain of 25 dB fairly indicates that it meets the design target, 0 dBm. All these results are obtained using periodic steady-state analysis.

**Figure 5-1:** Simulation results of the mixer - conversion gain.

A transient simulation, in which the mixer is turned on and off, is performed to analyse the settling behaviour and the overall stability of the mixer. The waveforms of input at  $V_{RF}$ and resultant transimpedance amplifier [\(TIA\)](#page-149-4) output, (V*out*<sup>+</sup> - V*out*−) are shown in Figure [5-](#page-105-0) [4](#page-105-0) and it indicates that mixer settles in ∼ 1 *µ*s, after it is turned on without causing any stability issues. Due to single-balanced architecture, mixer experiences local oscillator [\(LO\)](#page-149-5) leakage and is usually filtered by the load impedance of the [TIA.](#page-149-4) To substantiate this filtering performance, a transient simulation is performed with RF input tied to the ground. The FFT of the resulting [TIA](#page-149-4) output is shown in Figure [5-5.](#page-105-1) It reports a [LO](#page-149-5) leakage power of -56 dBm / -69 dB at fundamental [LO](#page-149-5) frequency.

The transconductor and [TIA](#page-149-4) in the mixer consume 101  $\mu$ A and 32  $\mu$ A of current respectively. In total, mixer consumes 133  $\mu$ A of current at a supply voltage of 0.85 V, translating to a power consumption of 113 *µ*W.

### **5-1-2 Elliptic lowpass filter**

In Chapter 4, elliptic lowpass filter is designed to provide a maximum voltage gain of 38 dB in the bandwidth of 600 kHz together with a notch at 2 MHz. Post-layout filter gain, the ratio of  $(V_{OUTP} - V_{OUTN})$  to  $(V_{INP} - V_{INN})$  in the schematic given in Figure [4-15,](#page-90-1) confirms that the desired gain and notch behaviour is achieved (Figure [5-6\)](#page-106-0). Next, the programmable resistor,  $R_X$  is swept to evaluate the gain-tuning characteristics of the filter<sup>[1](#page-103-1)</sup>. Figure [5-7](#page-107-0) shows that

<span id="page-103-1"></span><sup>&</sup>lt;sup>1</sup>In this section, the term '*filter*' will also be used to refer elliptic [LPF.](#page-149-3)

<span id="page-104-0"></span>

**Figure 5-2:** Simulation results of the mixer - noise factor.

<span id="page-104-1"></span>

**Figure 5-3:** Simulation results of the mixer - input referred 1 dB compression point.

<span id="page-105-0"></span>

**Figure 5-4:** Simulation results of the mixer - start-up behaviour.

<span id="page-105-1"></span>

**Figure 5-5:** Simulation results of the mixer - LO leakage at mixer output.

the gain of the filter can be programmed from 13 dB to ∼37 dB in steps of 6 dB. It should be noted that the filter is loaded with comparator and D2S buffer to account for actual loading conditions.

<span id="page-106-0"></span>

**Figure 5-6:** Simulation results of the elliptic filter - AC gain.

Similar to gain tuning, bandwidth tuning behaviour is also verified. As shown in Figure [5-8,](#page-107-1) the programmable capacitors provide a frequency tuning range of 420 kHz - 910 kHz. Besides, bandwidth tuning, these capacitors also facilitate coarse zero-tuning [\(4-2-3\)](#page-92-2). Zooming into the region of 2 MHz shows that coarse tuning can cover a range of  $1.5\,\text{MHz}$  –  $3.1\,\text{MHz}$ (Figure [5-9\)](#page-108-0). For fine zero tuning,  $R_6$  is varied and the resulting behaviour is plotted in the Figure [5-10.](#page-108-1)

Further, the noise performance of elliptic [LPF](#page-149-3) is evaluated by calculating the total input referred noise in the bandwidth of 1 MHz for maximum gain. The equivalent noise in dBm is calculated using Equation  $(5-1)$ . The result, shown in Figure [5-11,](#page-109-0) reports it to be  $-77.5 \text{ dBm}$ for maximum gain. Large-signal characteristics of the filter are analysed using transient analysis. To predict the 1 dB compression point, filter gain is calculated from the FFT plots of its input and output signal for different input amplitudes. The results are plotted and curve-fitted as shown in Figure  $5-12$ . It indicates that, at  $0.85$  V supply voltage, filter can handle up to  $11 \text{ mV}$  of input swing  $(V_{\text{pk}})$ .

Similar to mixer, the stability of the filter is also analysed by instantly turning it off and turning it on during transient simulation. Figure [5-13](#page-110-0) shows that it takes ∼1.1 *µ*s for the elliptic [LPF](#page-149-3) to start up and settle. Absence of sustained ringing in the waveform indicates the stability of the filter. Finally, an input signal, composed of tones at 500 kHz and 2 MHz, each with a magnitude 1 mV is applied to the filter in the transient analysis. The FFT of the

<span id="page-107-0"></span>

Figure 5-7: Simulation results of the elliptic filter - gain tuning.

<span id="page-107-1"></span>

**Figure 5-8:** Simulation results of the elliptic filter - bandwidth tuning.


Figure 5-9: Simulation results of the elliptic filter - coarse zero tuning.



Figure 5-10: Simulation results of the elliptic filter - fine zero tuning.

| Results Display Window (on uxapp6nl)<br>$ \Box$ $\times$                                                                                           |                                                                  |                                                                         |                                                                                                                                                  | <b>Results Display Window (on uxapp6nl)</b>                                                                             |                                                                  |                                                                         | $ \Box$ $\times$                     |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|-------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|-------------------------------------------------------------------------|--------------------------------------|--|
| Window Expressions Info Help                                                                                                                       |                                                                  |                                                                         | cadence                                                                                                                                          | Window Expressions Info Help                                                                                            |                                                                  |                                                                         | cadence                              |  |
| Device                                                                                                                                             | Param                                                            | Noise Contribution                                                      | % Of Total                                                                                                                                       | Active                                                                                                                  |                                                                  |                                                                         |                                      |  |
| 129.10\130\R42.rmain<br>I29.10\ I30\ R42 1 rcx.rmain<br>I29. IO\ I30\ R42 2 rcx.rmain<br>129.10\ 130\ R43 2 rcx.rmain                              | thermal noise<br>thermal noise<br>thermal noise<br>thermal noise | 1.07375e-10<br>$1.07375e - 10$<br>$1.07375e-10$<br>1.07227e-10          | 0.61<br>0.61<br>0.61<br>0.61                                                                                                                     | Device<br>129.10\1130\1R42.rmain<br>129.10\ 130\ R42 1 rcx.rmain                                                        | Param<br>thermal noise<br>thermal noise                          | Noise Contribution<br>2.51588e-08<br>2.51588e-08                        | % Of Total<br>0.98<br>0.98           |  |
| 129.10\130\R43.rmain<br>I29. IO\ I30\ R43 1 rcx.rmain<br>/129/10 130 M26_10_rcx<br>/I29/I0 I30 M26 7 rcx                                           | thermal noise<br>thermal noise<br>id<br>id                       | 1.07227e-10<br>1.07227e-10<br>6.76341e-11<br>6.72867e-11                | 0.61<br>0.61<br>0.38<br>0.38                                                                                                                     | 129.10\ 130\ R42 2 rcx.rmain<br>I29. IO\ I30\ R43 2 rcx.rmain<br>129.10\ 130\ R43.rmain<br>129.10\ 130\ R43 1 rcx.rmain | thermal noise<br>thermal noise<br>thermal noise<br>thermal noise | 2.51588e-08<br>2.51008e-08<br>2.51008e-08<br>2.51008e-08                | 0.98<br>0.98<br>0.98<br>0.98         |  |
| $1/129/1011301M264$ rcx<br>$729/1011301$ $1293$<br>$729/101301M266$ rcx<br>/129/10   130   M26_3_rcx                                               | id<br>id<br>id<br>id                                             | 6.72502e-11<br>6.72476e-11<br>$6.7224e-11$<br>6.72058e-11               | 0.38<br>0.38<br>0.38<br>0.38                                                                                                                     | /129/10 130 M26 10 rcx<br>/I29/I0/I30/M26 7 rcx<br>/I29/I0 I30 M26 4 rex<br>/I29/I0 I30 M29 3 rcx                       | id<br>id<br>id<br>id                                             | 1.58403e-08<br>1.57589e-08<br>1.57504e-08<br>1.57489e-08                | 8.62<br>0.62<br>0.61<br>0.61         |  |
| /I29/I0 I30 M26 8 rcx<br>$729/1011301M265$ rex<br>/I29/I0 I30 M26<br>/129/10 130 M26 9 rcx<br>/129/10 130 M26_11_rcx                               | id<br>id<br>id<br>id<br>id                                       | 6.72038e-11<br>6.71927e-11<br>6.71895e-11<br>6.70978e-11<br>6.70541e-11 | 0.38<br>0.38<br>0.38<br>0.38<br>0.38                                                                                                             | /I29/I0 I30 M26 6 rcx<br>/I29/I0 I30 M26 3 rex<br>/I29/I0 I30 M26 8 rcx<br>/I29/I0 I30 M26 5 rex<br>/I29/I0 I30 M26     | id<br>id<br>id<br>id<br>id                                       | 1.57443e-08<br>$1.574e-08$<br>1.57395e-08<br>1.57369e-08<br>1.57362e-08 | 0.61<br>0.61<br>0.61<br>0.61<br>0.61 |  |
| /I29/I0 I30 M26 1 rcx<br>$729/101301M262$ rex<br>/129/10 130 M29 4 rcx                                                                             | id<br>id<br>id                                                   | 6.69517e-11<br>6.69149e-11<br>6.67065e-11                               | 0.38<br>0.38<br>0.38                                                                                                                             | /I29/I0 I30 M26 9 rcx<br>/129/10 130 M26 11 rcx<br>/I29/I0 I30 M26 1 rcx<br>/I29/I0 I30 M26 2 rcx                       | id<br>id<br>id<br>id                                             | 1.57147e-08<br>1.57045e-08<br>1.56805e-08<br>1.56719e-08                | 0.61<br>0.61<br>0.61<br>0.61         |  |
| Integrated Noise Summary (in V^2) Sorted By Noise Contributors<br>Total Summarized Noise = 1.76602e-08<br>Total Input Referred Noise = 1.40885e-09 |                                                                  | Noise = $-75.5$ dBm                                                     |                                                                                                                                                  | /129/10 130 M29 4 rcx<br>Integrated Noise Summary (in V^2) Sorted By Noise Contributors                                 | id                                                               | 1.56221e-08                                                             | 0.61                                 |  |
| The above noise summary info is for noise data with $GT = 0.0$<br>Minimum gain (13 dB)                                                             |                                                                  |                                                                         | Total Summarized Noise = 2.56111e-06<br>Total Input Referred Noise = 8.39882e-10<br>The above noise summary info is for noise data with GT = 4.0 |                                                                                                                         | Noise = $-77.5$ dBm                                              |                                                                         |                                      |  |
|                                                                                                                                                    |                                                                  |                                                                         |                                                                                                                                                  | Maximum gain (37 dB)                                                                                                    |                                                                  |                                                                         |                                      |  |
| 115 HelpAction                                                                                                                                     |                                                                  |                                                                         |                                                                                                                                                  | 116                                                                                                                     |                                                                  |                                                                         |                                      |  |

Figure 5-11: Simulation results of the elliptic filter - input referred noise.



Figure 5-12: Simulation results of the elliptic filter - input referred 1 dB compression.



Figure 5-13: Simulation results of the elliptic filter - start-up behaviour (transient analysis).

<span id="page-110-0"></span>

Figure 5-14: Simulation results of the elliptic filter - filter input (transient analysis).

<span id="page-111-0"></span>

Figure 5-15: Simulation results of the elliptic filter - filter output (transient analysis).

output signal is plotted to estimate the attenuation at notch. Figure [5-14](#page-110-0) and Figure [5-15](#page-111-0) show that tone at 500 kHz is amplified by 19 dB, whereas tone at 2 MHz is attenuated by 19 dB. It translates to an effective suppression of ∼38 dB at the notch frequency, 2 MHz.

### **5-1-3 Digital circuits**

System-level behavioural simulations are executed to verify the performance of the [DCO](#page-148-0) interface and the automatic frequency noise cancellation [\(AFC\)](#page-148-1) block. RF and analog blocks of the receiver – [LNA,](#page-149-0) mixer, low pass filter and comparator – are described using Verilog-A models, available in the CADENCE library. Those are used together with RTL-level Verilog description of digital interface and [AFC](#page-148-1) to perform mixed signal simulations using Spectre-Verilog simulator.

[FSK-](#page-148-2)modulated signals, generated using random binary inputs, are applied to the receiver input. The demodulated comparator output and the [AFC](#page-148-1) output are plotted for the scenarios in which:

- the frequency offset between input carrier frequency,  $f_c$  and [DCO](#page-148-0) center frequency,  $f_{\text{DCO}}$  is either constant or drifting, as per *Bluetooth Low Energy* [\(BLE\)](#page-148-3) standard<sup>[1](#page-111-1)</sup>.
- [AFC](#page-148-1) is either disabled or enabled. As shown in Chapter 4, AFC can be independently controlled using AFC\_EN.

<span id="page-111-1"></span><sup>&</sup>lt;sup>1</sup>As per [BLE](#page-148-3) standard, maximum tolerable frequency offset is  $\pm 100$  kHz and frequency drift is  $\pm 50$  kHz at 400 Hz/*µ*s

#### **Static offset**

<span id="page-112-0"></span>

**Figure 5-16:** Simulation results of the AFC - static offset of 100 kHz and AFC disabled.

<span id="page-112-1"></span>

**Figure 5-17:** Simulation results of the AFC - static offset of 100 kHz and AFC enabled.

Master of Science Thesis **Village Science Thesis** Vijaya Kumar Purushothaman

Figure [5-16](#page-112-0) shows the random binary input(green) and comparator output(red) in the presence of 100 kHz frequency offset when [AFC](#page-148-1) is disabled. It can be identified in the figure that the comparator output often fails to reproduce the random input and the mismatches are the result of undesired phase accumulation due to frequency offset, as described in Chapter 3.

When the simulations are repeated with [AFC](#page-148-1) turned on, AFC modifies the frequency tuning word based on its estimation of frequency offset. This negates the undesired phase accumulation and forces the loop to track the input signal. The plot, shown in Figure [5-17,](#page-112-1) reveals that comparator output concurs with the random binary input and the [AFC](#page-148-1) estimation of frequency offset is 26.89 ( $\approx$ 108 kHz). Insufficient filtering by the integrator is the prime reason for estimation error.

As discussed in Chapter 3, [AFC](#page-148-1) response can be sped up and slowed down using AFC\_GAIN. Based on the results of the MATLAB simulations, AFC\_GAIN is set to be '011', for [AFC](#page-148-1) to settle within  $150 \mu s$ . Figure [5-17](#page-112-1) confirms the settling behaviour. A sinc filter with tap 32 is used in this simulation by setting FIR\_SEL to be '00.'

#### <span id="page-113-0"></span>**Dynamic offset**



**Figure 5-18:** Simulation results of the AFC - sinusoidal offset of 50 kHz and AFC disabled.

For dynamic offset simulations, a sinusoidal frequency offset with amplitude 50 kHz and frequency  $625 \text{ Hz}$  is added to the frequency shift keying [\(FSK\)](#page-148-2) modulated signal [\[14\]](#page-143-0). Further, the comparator output is used to generate eye-patterns for the duration of  $400 \mu s$ . The eyepatterns are plotted in 4 windows each with a time-span of  $100 \mu s$  to provide a qualitative measure of the tracking behaviour of the [AFC.](#page-148-1)

The comparator output is compared with the random input in Figure [5-18,](#page-113-0) when [AFC](#page-148-1) is turned off. Similar to static offset scenario, the phase-to-digital conversion [\(PDC\)](#page-149-1) loop fails

<span id="page-114-0"></span>

**Figure 5-19:** Eye diagram - sinusoidal offset of 50 kHz and AFC disabled.

<span id="page-114-1"></span>

**Figure 5-20:** Simulation results of the AFC - sinusoidal offset of 50 kHz and AFC enabled.

<span id="page-115-0"></span>

**Figure 5-21:** Eye diagram - sinusoidal offset of 50 kHz and AFC enabled.

to track the input resulting in mismatches between comparator output and random input. Besides confirming the behaviour, the eye-diagram, shown in Figure [5-19,](#page-114-0) indicates that mismatches are scant in the span of  $0-100 \mu s$  and increases with time.

The simulations are repeated with [AFC](#page-148-1) enabled and the results are plotted in Figure [5-20](#page-114-1) and Figure [5-21.](#page-115-0) With bereft of mismatches, Figure [5-20](#page-114-1) implies an efficient tracking of [PDC](#page-149-1) loop in the presence of offset. Sharp and wide-opened eyes in Figure [5-21](#page-115-0) provide more explicit account on [AFC'](#page-148-1)s performance. Settings of AFC\_GAIN and FIR\_SEL are kept unchanged from static offset scenario.

Performance of the [AFC](#page-148-1) block is observed for large frequency offsets and found out that it can track a maximum dynamic frequency offset of 75 kHz. However, in the case of static frequency offset, its performance is limited by its smaller bandwidth. As explained in Chapter 3, a trade-off exists between speed and accurate tracking of frequency offsets due to its overlap with input band. Orthogonal optimization of tracking speed and accuracy and power-efficient implementation are marked for future work.

## **5-2 Other blocks**

In this section, the blocks, that are reused – low noise amplifier, digitally controlled oscillator and comparator – are described briefly.

#### **5-2-1 Low noise amplifier**

A single-ended cascoded [LNA](#page-149-0) is employed for its low power consumption and better noise performance in comparison to differential [LNA](#page-149-0) [\[40\]](#page-145-0). Post-layout simulations of the circuit, shown in Figure [5-22,](#page-116-0) reports that [LNA](#page-149-0) could achieve 5.9 dB noise figure and voltage gain of 25 dB from antenna input to [LNA](#page-149-0) output while consuming  $650 \mu A$  of current at  $0.85 V$  supply voltage. Impedance matching is achieved using a LC network, which also provides a passive voltage gain of 14 dB. It should be noted that gain of the matching network is determined by the impedance conversion ratio and it is shown below:

$$
Gain = 20 \log \left( \sqrt{\frac{R2}{R1} - 1} \right) \tag{5-2}
$$

<span id="page-116-0"></span>where, R1 is the 50 $\Omega$  source impedance and R2 is the impedance seen at the gate of the [LNA](#page-149-0) input. Further, Resonant LC tank employs switch-able capacitors for accurate passband tuning, thus allowing high-Q load. Wide metal layers and additional bondpads for supply and ground are used to minimize parasitics in the layout.



**Figure 5-22:** Schematic of the reused LNA.

#### **5-2-2 Digitally controlled oscillator**

A LC resonant tank based oscillator with digitally tunable capacitor banks is used in this receiver. LC resonant tank is preferred for their better phase noise performance compared to relaxation oscillators. The capacitors are designed such that oscillating frequency of [DCO](#page-148-0) covers entire [BLE](#page-148-3) operating range  $2.4 - 2.5$  GHz with a resolution of 4 kHz. A complementary cross-coupled topology is adopted to provide negative resistance in the oscillator. The schematic of the oscillator is shown in Figure [5-23.](#page-117-0) The tail bias current is controlled using a programmable resistor bank connected to the supply using PMOS switches.

The performance of [DCO](#page-148-0) based on post-layout simulations are summarized in Table [5-1.](#page-117-1) It should be noted that tunable DC coupled buffer is used at the output of [DCO](#page-148-0) to drive passive mixer and power amplifier [\[36\]](#page-144-0).

<span id="page-117-0"></span>

**Figure 5-23:** Digitally controlled oscillator.

**Table 5-1:** DCO simulation results - summary.

<span id="page-117-1"></span>

| Parameter                                 | Result                                      |
|-------------------------------------------|---------------------------------------------|
| Frequency range                           | $2.06\,\mathrm{GHz}$ - $2.85\,\mathrm{GHz}$ |
| Frequency resolution                      | $\approx 4.5 \text{ kHz}$                   |
| Phase noise @ 1 MHz                       | $-115 \, \text{dBe/Hz}$                     |
| Current consumption $(DCO + DCO)$ buffer) | $<$ 580 $\mu$ A                             |

<span id="page-117-2"></span>

**Figure 5-24:** Two-stage dynamic comparator.

| Input amplitude $(mV)$ | delay (ns) |
|------------------------|------------|
| 0.1                    | 9.3        |
|                        | 8.7        |
| 10                     | 7.7        |
| 100                    | 4.3        |

**Table 5-2:** Comparator - delay profile.

### <span id="page-118-0"></span>**5-2-3 Comparator**

A two-stage dynamic comparator, shown in Figure [5-24,](#page-117-2) is used in this work [\[55\]](#page-146-0). During comparison operation, the two outputs OUTP and OUTN are pre-charged low. As soon as the comparator makes a decision, one of the outputs will go high. A logical NOR is used to generate an active-low *ready* signal to sample the comparator output. No static biasing, selective use of high and low  $V_T$  transistors and careful layout minimize the total power consumption. Dummy transistors and dummy metal-wiring are used to reduce dynamic offset matching. Comparator delay is estimated for different input amplitudes, sampling at 32 MHz and are tabulated in Table [5-2.](#page-118-0) Based on the conclusions given in Chapter 3, the results indicate that comparator delay, lower than 31.25 ns, hardly affects the receiver performance.

Besides these blocks, offset trimming DAC (OT-DAC) and differential-to-single ended (D2S) buffer are reused in this design. Employing current-steering principle, OT-DAC introduces offset current at the input nodes of the opamp in the last section of the elliptic [LPF](#page-149-2) to maintain zero offset at filter output. The offset current can be programmed using a control word from a serial-to-parallel interface [\(SPI\)](#page-149-3) slave. D2S buffer, as the name indicates, converts filter differential output into single-ended signal that can be read-out from the IC.

## <span id="page-118-1"></span>**5-3 Top-level layout**



**Figure 5-25:** Top-level floorplan of DIFDEM.

<span id="page-119-0"></span>

**Figure 5-26:** Top-level layout of DIFDEM.

Figure [5-25](#page-118-1) and Figure [5-26](#page-119-0) show the floorplan and layout of the entire receiver including the designed and reused blocks. It also includes clock generation circuitry, [LO](#page-149-4) buffers, poweramplifier, [SPI](#page-149-3) slave and bond-pads.

[LNA](#page-149-0) is placed as close as possible to the bond-pads so that any undesired impedance due to metal-connects at [LNA](#page-149-0) input is reduced, as it would degrade signal-to-noise ratio (SNR) of the receiver. For similar reasons, [LNA,](#page-149-0) transconductor and passive mixer are also placed as close to each other as possible. Especially, parasitic capacitances to ground at [LNA](#page-149-0) and transconductor output introduce unwanted loading and thus deteriorate maximum achievable gain and minimum noise figure.

As described in Section [\(4-1-2\)](#page-76-0), mismatches in [LO](#page-149-4) trace driving passive mixer would cause DC offsets. Hence, care is taken to maintain symmetric routing between [LO](#page-149-4) buffer and passive mixer. Also, for hard switching of passive mixer, [LO](#page-149-4) signal traces are kept short. Inadvertently, short [LO](#page-149-4) signal traces reduce the loading capacitance of [LO/](#page-149-4)[DCO](#page-148-0) buffers and thus improve the energy efficiency of the receiver. Top metal layers (M6-M8) are always preferred for longer routing in RF blocks.

Short [LO](#page-149-4) signal traces constrain the location of [LO/](#page-149-4)[DCO](#page-148-0) buffers and [DCO.](#page-148-0) However, two inductors (each one from resonant tanks of [LNA](#page-149-0) and [DCO\)](#page-148-0) placed close to each other would suffer from injection pulling due to their magnetic coupling. Accounting for this trade-off, an optimum location, based on other earlier tape-outs, is chosen. Further, digital interface is placed adjacent to the [DCO,](#page-148-0) as it drives the tracking bank of [DCO.](#page-148-0)

Placement of low-frequency blocks – [TIA,](#page-149-5) elliptic [LPF](#page-149-2) and comparator – are less constrained by parasitic capacitance. In these blocks, routing is optimized to minimize gain degradation

and DC offsets and to ensure desired pole/zero frequency. Location of biasing circuitry and SPI slave are decided, considering optimum routing to all the blocks.

<span id="page-120-0"></span>Multiple power domains are employed to reduce parasitic coupling between the high frequency blocks and to minimize ground fluctuations for sensitive blocks. Metal layers M1 and M2 are adopted for power routing. Large width is used wherever possible to minimize IR drop. Decoupling capacitors are used to reduce supply voltage fluctuations. Diodes are used to avoid potential latch-ups. Bondpads, from IMEC in-house library, are used for off-chip interface in this design.



**Figure 5-27:** Top-level simulations - RF signal at the input.

Post-layout transient simulations are performed to verify the overall receiver gain from antenna input to comparator output. To verify the performance, a RF signal of -80 dBm magnitude at 2.4 GHz is fed to the input of the impedance matching circuit. [LO](#page-149-4) oscillator is tuned to oscillate at 2.401 GHz, resulting in a baseband signal of 1 MHz at the mixer output. The comparator is clocked at 32 MHz and the input signal at the output node of every block is plotted in the Figure [5-27](#page-120-0) – Figure [5-31.](#page-122-0) Since [LNA](#page-149-0) and current-driven passive mixer provide  $\sim$ 50 dB gain, their combined noise figure, shown in Figure [5-32](#page-123-0) would provide a rough estimate for the overall noise figure of the receiver. On the other hand, large-signal characteristics of the elliptic [LPF](#page-149-2) would mostly determine the linearity of the receiver.

### **5-4 Tape-outs**

In this section, a testbench developed for measurements is discussed first and then the bugs encountered in the first test chip are analysed and debugged. Later, based on the discussion,



**Figure 5-28:** Top-level simulations - RF signal at the LNA input and output.



**Figure 5-29:** Top-level simulations - baseband signal at the mixer output.



**Figure 5-30:** Top-level simulations - baseband signal at the elliptic LPF output.

<span id="page-122-0"></span>

Figure 5-31: Top-level simulations - baseband signal at the comparator output and buffer output.

<span id="page-123-0"></span>

**Figure 5-32:** Top-level simulations - noise performance of LNA and mixer.

the modifications introduced into the second test chip are described.

### **5-4-1 Measurement setup**

The chip micrograph of the first test chip is shown in Figure [5-33.](#page-124-0) The entire chip consumes an area of  $1.30 \text{ mm} \times 1.30 \text{ mm}$ . As seen in the figure, the chip is pad-limited and the core area is much smaller. It has six separate power supplies for analog and digital circuitries to avoid noise coupling via supply and ground. Down-bonds are used to connect the grounds of all power domains except digital circuitry to IC metal-casing. It minimizes the inductance due to bond-pads. The chip is placed in a QFN40 package.

Printed circuit board (PCB) contains packaged chip, low drop-out (LDO) regulators, levelshifters, impedance-matching circuit, FPGA interface and Teensy micro-controller. An external clock of frequency 32 MHz, generated by signal generator, is used as reference clock for the chip. SMA connectors are used to read out PA output, D2S output, comparator and its ready signal. They are also used to feed in RF signal to [LNA](#page-149-0) input port via impedance matching circuits. The photograph of test PCB is shown in Appendix [B.](#page-138-0)

Figure [5-34](#page-124-1) shows the block diagram of the measurement setup. Teensy micro-controller and FPGA are used to interact with SPI interface from PC. Python-based GUI is developed to read into/out of the SPI registers.

<span id="page-124-0"></span>

**Figure 5-33:** Chip micrograph of the first test chip.

<span id="page-124-1"></span>

**Figure 5-34:** Block diagram of the measurement set-up.

### **5-4-2 First test chip – bugs and fixes**

The performance of the receiver is measured with the test-bench described above. Sadly, functionality test of the receiver failed during measurements, leading to a post tape-out analysis. On debugging, following issues are identified in the chip and necessary modifications are added to the second test chip.

### **Comparator output is always 'high'**

When a [FSK](#page-148-2) signal with input pattern '101011110000' is introduced at the RF input, it is found that comparator output is always 'high' irrespective of input signal. This behaviour is identified due to a positive edge-triggered flip-flop at the comparator output. As described in earlier section, an active-low ready signal is used to sample the comparator output. Hence, comparator output should be followed by a negative edge-triggered flip-flop clocked by *ready* signal. An eleventh-hour change for high drive strength would have caused this mistake, as it was not observed during simulations.

### **Common mode voltage fluctuations at elliptic [LPF](#page-149-2) output**

Elliptic [LPF](#page-149-2) output via D2S buffer is measured to characterize the filtering behaviour. Measurement results showed fluctuations in common mode voltage at filter output, leading to poor gain performance. Extensive debugging, together with post-layout simulations, revealed three issues that actuate this behaviour in tandem.

- D2S buffer, adopted in this work from the earlier design, has two channels for I/Q paths. For single channel phase-domain processing, only I-channel is used and output of the Q-channel is tied to ground. Due to feedback action, this pulls down the common mode voltage of filter output and degrade the performance.
- Common mode voltage ( $V_{\text{CM}}$ ) of RF transconductor in the mixer and that of opamps in the baseband share the  $V_{CM}$  node in the biasing circuit. It results in undesired parasitic coupling between these nodes. Post-layout simulations confirmed that using different separate  $V_{\text{CMS}}$  for RF transconductor and opamp in the biasing circuitry would minimize these fluctuations.
- Self-mixing and [LO](#page-149-4) mismatches are also identified from the measurements. They were induced by a long [LO](#page-149-4) trace running parallel to the GND of RF transconductor, shown in Figure **??**. Layouts are redone to shorten this long [LO](#page-149-4) trace and minimize self-mixing and asymmetry.

Though functionality and performance of the taped out chip are affected by above issues, it can be used to obtain a reasonable estimate on the power consumption of individual blocks. The measured current consumption of these blocks is given in Table [5-3.](#page-126-0) The numbers correlate well with simulation results (except [DCO\)](#page-148-0), suggesting the possibility of more energy-efficient receiver compared to SIF-PDC [\[4\]](#page-142-0), provided these bugs are resolved.

### **5-4-3 Second test chip**

The bugs, identified in the first test chip, are fixed in the design intended for second test chip.

• Incorrect positive edge-triggered flip-flop is replaced with negative edge-triggered flipflop at the comparator output.

<span id="page-125-0"></span><sup>&</sup>lt;sup>2</sup>It should be noted that post-layout simulations failed to predict this large variation. Designer has been notified about this behaviour.



**Figure 5-35:** Long and short LO traces.

**Table 5-3:** Measured current consumption of the blocks in the receiver.

<span id="page-126-0"></span>

| <b>Blocks</b>                          | Current consumption $(\mu A)$ |
|----------------------------------------|-------------------------------|
| $LNA + RF$ transconductor              | $620 - 800$                   |
| $TIA + LPF + biasing$                  | $180 - 210$                   |
| $DCO + DCO$ buffer                     | $740 - 1200^2$                |
| Digital circuitry $+$ clock generation | $95 - 110$                    |
| Total                                  | $1635 - 2320$                 |

- $\bullet~$  Q-channel outputs of D2S buffer are left unconnected to prevent  $\rm V_{CM}$  fluctuations.
- Separate  $V_{CM}$  nodes are used to independently set  $V_{CM}$  of RF transconductor and elliptic [LPF.](#page-149-2)
- Symmetrical [LO](#page-149-4) trace layout is realized to reduce DC offset at [TIA](#page-149-5) output. To shorten the length of [LO](#page-149-4) trace, [LNA](#page-149-0) is flipped vertically and RF transconductor, mixer and [TIA](#page-149-5) are relocated and rerouted accordingly. Meanwhile, the edge-to-edge distance between two inductors [\(DCO](#page-148-0) and [LNA\)](#page-149-0) is maintained to be  $>150 \mu m$  to minimize magnetic coupling.

In addition to the bug-fixes, some blocks are updated in this tape-out version. The measurement results of other in-house designs of IMEC raised questions on the operation of existing DC-coupled [DCO](#page-148-0) buffer at lower supply voltages  $(<1 V)$ . Hence, it is replaced by a conventional AC-coupled inverter based [DCO](#page-148-0) buffer for low-voltage operation, despite its poor noise performance [\[36\]](#page-144-0). Post-layout simulations showed only marginal degradation in phase noise performance.

[AFC](#page-148-1) block in the digital circuitry is revised in this design. Existing version the [AFC](#page-148-1) block is found to have bandwidth dependent frequency-noise cancellation range. In other words, [AFC](#page-148-1) saturates at different frequency offset for different bandwidths, as shown in Figure [5-36.](#page-127-0) This limitation is fixed in the new design and simulations are carried out to confirm the behaviour. The modification reduces the gate count marginally.

<span id="page-127-0"></span>

**Figure 5-36:** First and second version of AFC.

At top-level, no changes are effected on the bond-pads for PCB reuse and minimum complications during the measurement. It results in same chip area  $1.7 \text{ mm}^2$ . It should be mentioned that extensive post-layout simulations are carried out on this updated version at different levels of hierarchy to ensure the functionality and performance.

## Chapter 6

# **Conclusions**

## **6-1 Summary**

An ultra-low power single-channel phase-tracking receiver for *Bluetooth Smart* applications has been proposed in this dissertation. The receiver, also called a direct frequency demodulator [\(DIFDEM\)](#page-148-4), adopts a phase-to-digital conversion [\(PDC\)](#page-149-1) loop to directly demodulate the phase/frequency-modulated information at 2.4 GHz frequency.

The first [PDC-](#page-149-1)based receiver, implemented in [\[4\]](#page-142-0), employs sliding-IF frequency plan to reduce the power consumption of multi-phase [LO](#page-149-4) generation. Thanks to it, receiver consumes only  $2450 \mu A$  current at 1 V, while achieving  $-92 \text{ dB}$  sensitivity, a state-of-the-art performance. In this work, to further improve the energy efficiency of the receiver, the [PDC](#page-149-1) loop is modified to accommodate a digitally controlled oscillator [\(DCO\)](#page-148-0), in the place of digital-to-phase converter, without compromising loop functionality. By changing its frequency according to the digital input, [DCO](#page-148-0) provides high-frequency [LO](#page-149-4) phase at low power, thereby it makes energy-efficient zero-IF [PDC](#page-149-1) feasible. It is estimated in Chapter 2 that zero IF [PDC](#page-149-1) could reduce the overall receiver power consumption by at least 20%.

In the process of phase-tracking, the [PDC](#page-149-1) loop behaves similarly to a phase locked loop [\(PLL\)](#page-149-6) with the received input signal as its reference. This opens up several questions regarding its behaviour and performance, especially in the presence of [DCO](#page-148-0) phase noise. In Chapter 3, not all but some relevant characteristics, such as response time, steady-state behaviour and stability of the [PDC](#page-149-1) loop, are qualitatively analysed using phase-time representation. Further, it is identified that low-frequency [DCO](#page-148-0) phase noise and slow frequency drift, either at the input or [DCO,](#page-148-0) cause pulse width variation at the comparator output. These variations are the resultant of non-zero average frequency difference between [DCO](#page-148-0) and input. Hence to negate their effect, an automatic frequency noise cancellation [\(AFC\)](#page-148-1) block has been added to the [PDC](#page-149-1) loop. It roughly estimates the frequency difference from the pulse width variation and feeds back to the digital input of [DCO](#page-148-0) for cancellation. Furthermore, the sensitivity and selectivity performance of the [DIFDEM](#page-148-4) are investigated and target specifications are derived for individual blocks for the desired performance.

Based on the derived specifications, blocks such as [RF](#page-149-7) mixer, low-pass elliptic filter and [AFC](#page-148-1) are designed (both circuit and layout) with focus on low-power and low-voltage operation while achieving target specifications. Choice of architecture, low-power circuit techniques, tuning behaviour and layout considerations, applied in their design process, are elucidated in Chapter 4. Blocks such as low noise amplifier [\(LNA\)](#page-149-0), [DCO,](#page-148-0) comparator and offset-trimming [DAC](#page-148-5) are reused to speed up the design-to-tape out time. Top-level layout of the complete receiver, including [SPI](#page-149-3) registers and bond-pads are done in TSMC 40 nm process.

Post-layout simulation results of the designed blocks and the complete receiver are presented in Chapter 5. They confirm that individual blocks perform as targeted and the receiver could achieve a sensitivity of -89 dBm with [ACR](#page-148-6) of -20/-30 dB while consuming  $< 1700 \mu A$  current at 0.85 V. Finally, the failure of first test chip is thoroughly investigated and the identified reasons are listed out. The description of necessary bug-fixes and additional design updates added to the second test chip wrap up Chapter 5.

### **6-2 Thesis contribution**

Objectives of this thesis work are employ [PDC](#page-149-1) loop, achieve ultra-low power consumption and simultaneously meet tight [ACR](#page-148-6) and frequency tolerance specifications of [BLE.](#page-148-3) On this front, [PDC](#page-149-1) loop has been analysed and relevant architecture-level and circuit-level solutions are proposed (Chapters 3 and 4). Proposed solutions are tested through MATLAB modelling and circuit simulations (Chapters 3 and 5).

More specifically, the key contributions of this thesis work are as follows:

- **Adopting [DCO](#page-148-0) as a digital-to-RF phase converter in the [PDC](#page-149-1) loop to improve the energy efficiency of the receiver.** As discussed in Chapter 2, multiple [LO](#page-149-4) phase generation circuits, RF mixer and [PLL](#page-149-6) circuitry can be made redundant by using [DCO](#page-148-0) in the [PDC](#page-149-1) loop. Thus, it reduces the overall power consumption of the receiver.
- **Additional low-speed [AFC](#page-148-1) loop neutralises the effect of slow-frequency drift and close-in [DCO](#page-148-0) phase noise on the [PDC](#page-149-1) loop.** Analysis in Chapter 3 reveals that slow-frequency drift and [DCO](#page-148-0) phase noise cause pulse width variations at the comparator output. A simple background calibration solution, that continuously estimates the average frequency noise in the comparator output and changes frequency control word [\(FCW\)](#page-148-7) of the [DCO](#page-148-0) accordingly, has been proposed and implemented. Top-level behavioural simulations indicate that desired frequency tolerance specifications are met, thanks to the [AFC](#page-148-1) loop.
- **Using phase-time representation for the internal signals to understand the nuances of the [PDC](#page-149-1) loop and derive conclusions for high performance.** In Chapter 3, essential loop characteristics such as steady-state response, settling time and loop stability are qualitatively analysed using signal phasors at internal nodes. Further, relevance of low pass filter [\(LPF\)](#page-149-2) phase response and impact of frequency noise and DC offsets, conditions for high sensitivity and selectivity are figured out using this approach.

• **High [ACR](#page-148-6) and resilience to frequency drift and phase noise are achieved simultaneously using a [LPF](#page-149-2) with a pair of complex zeros at 2 MHz.** Besides suppressing interferers at 2 MHz, zeros help to achieve  $\sim -90^{\circ}$  phase delay at 500 kHz by compensating the phase-lag caused by poles. Furthermore, Fleischer-Tow [\(FT\)](#page-148-8) biquad is restructured to reduce the number of opamps used in the [LPF](#page-149-2) implementation and thus contributing to energy efficiency.

## **6-3 Future work**

The design presented in this dissertation gives satisfactory results in simulations. Due to unfortunate mistakes, the first test chip failed to produce convincing results and the second test chip is due for two more weeks at the time of writing this dissertation. Meanwhile, in this section, few potential improvements for [DIFDEM](#page-148-4) at both system and circuit level are summarized below.

- First, power consumption of [AFC](#page-148-1) can be reduced by using energy-efficient infinite impulse response [\(IIR\)](#page-149-8) structures for digital [LPF,](#page-149-2) instead of finite impulse response [\(FIR\)](#page-148-9). Second, with large corner frequency (100-150 kHz), [AFC](#page-148-1) also filters the desired input signal. This causes significant increase in the number of bit errors for long packets  $($ >400 $\mu$ s). Analysing this limitation and addressing it could be the next step in improving [AFC](#page-148-1) performance.
- Offset estimation and cancellation are severely hampered by the use of 1-bit comparator in the [PDC](#page-149-1) loop. Multi-bit [ADCs](#page-148-10), in the place of comparator, would provide more amplitude information that can be used for background offset cancellation. The benefits of 1-bit comparator can still be achieved by using only MSB of the [ADC](#page-148-10) output to determine the instantaneous [DCO](#page-148-0) frequency. Moreover, the available amplitude information can be effectively used to enhance the accuracy of frequency-noise estimation in the [AFC](#page-148-1) block.
- During the measurement of first test chip, [DCO](#page-148-0) showed abnormal power consumption for supply voltage  $< 0.9 V$ . This behaviour should be investigated and if needed [DCO](#page-148-0) should be redesigned for next fabrication. Further, the possibility of using low-noise transconductance amplifier (LNTA), in the place of [LNA](#page-149-0) and [RF](#page-149-7) transconductor can be explored for minimizing power consumption.

# Appendix A

# **Simulation results**

## **A-1 Opamp**

Post-layout simulation results of the opamp, discussed in the Chapter 4, is presented in this section. As summarized in Table [\(4-6\)](#page-97-0), the opamp provides a open-loop gain of ~ 49 dB close to DC. Figure [A-1](#page-132-0) shows that opamp also achieves a unity gain bandwidth of 42 MHz and phase margin 59°.

<span id="page-132-0"></span>

Figure A-1: Simulation results of the operational amplifier - open loop gain.

Master of Science Thesis **Vijaya Kumar Purushothaman** 

<span id="page-133-0"></span>Noise of the opamp is summarized in Figure [A-2.](#page-133-0) It indicates that total integrated noise of the opamp in 1 kHz - 1 MHz band is -85 dBm. Figure [A-3](#page-133-1) shows the input referred equivalent noise voltage of the opamp.

| i.                                                                                                                                                                                                                                                                                                                                                              | <b>Results Display Window (on uxapp6nl)</b> |                                                                |            | $  \times$ |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|----------------------------------------------------------------|------------|------------|
| Window Expressions Info Help                                                                                                                                                                                                                                                                                                                                    |                                             |                                                                | cādence    |            |
| Device                                                                                                                                                                                                                                                                                                                                                          | Param                                       | Noise Contribution                                             | % Of Total |            |
| I3. R43. rmain                                                                                                                                                                                                                                                                                                                                                  | thermal noise 5.27319e-07                   |                                                                | 2.94       |            |
| 13. R43_1__rcx.rmain                                                                                                                                                                                                                                                                                                                                            | thermal_noise 5.27319e-07                   |                                                                | 2.94       |            |
|                                                                                                                                                                                                                                                                                                                                                                 |                                             |                                                                | 2.94       |            |
| $\begin{tabular}{l l l l} \hline 13.\,43 & \begin{tabular}{l} \hline 2 & \texttt{rcx}.\texttt{main} & \texttt{thermal\_noise} & \texttt{5.27319e-07} \\ 13. \texttt{R42.main} & \texttt{thermal\_noise} & \texttt{5.26639e-07} \\ 13. \texttt{R42_1\_rcx}.\texttt{main} & \texttt{thermal\_noise} & \texttt{5.26639e-07} \\ \hline \end{tabular} \end{tabular}$ |                                             |                                                                | 2.94       |            |
|                                                                                                                                                                                                                                                                                                                                                                 |                                             |                                                                | 2.94       |            |
| I3. R42 2 rcx. rmain thermal noise 5.26639e-07                                                                                                                                                                                                                                                                                                                  |                                             |                                                                | 2.94       |            |
| /I3/M26 1 rcx                                                                                                                                                                                                                                                                                                                                                   | id                                          | $3.41545e-07$                                                  | 1.91       |            |
| /I3/M29_3_rcx                                                                                                                                                                                                                                                                                                                                                   | id                                          | 3.40856e-07                                                    | 1.90       |            |
| /I3/M26_9__rcx                                                                                                                                                                                                                                                                                                                                                  | id                                          | 3.39833e-07                                                    | 1.90       |            |
| /I3/M26 6 rcx                                                                                                                                                                                                                                                                                                                                                   | id                                          | 3.39651e-07                                                    | 1.90       |            |
| /I3/M26 8 rcx                                                                                                                                                                                                                                                                                                                                                   | id                                          | 3.39526e-07                                                    | 1.89       |            |
| /I3/M26 10 rcx                                                                                                                                                                                                                                                                                                                                                  | id                                          | $3.39444e-07$                                                  | 1.89       |            |
| /I3/M26 4 rcx                                                                                                                                                                                                                                                                                                                                                   | id                                          | 3.39417e-07                                                    | 1.89       |            |
| /I3/M26_7_rcx                                                                                                                                                                                                                                                                                                                                                   | id                                          | 3.39357e-07                                                    | 1.89       | $\equiv$   |
| /I3/M26_5_rcx                                                                                                                                                                                                                                                                                                                                                   | id                                          | 3.3933e-07                                                     | 1.89       |            |
| $/13/M26$ 11 rcx                                                                                                                                                                                                                                                                                                                                                | id                                          | 3.38904e-07                                                    | 1.89       |            |
| $/13/M26$ 2 $TCX$                                                                                                                                                                                                                                                                                                                                               | id                                          | 3.38626e-07                                                    | 1.89       |            |
| /I3/M29 4 rcx                                                                                                                                                                                                                                                                                                                                                   | id                                          | 3.38136e-07                                                    | 1.89       |            |
| /I3/M26 3 rcx                                                                                                                                                                                                                                                                                                                                                   | id                                          | 3.38133e-07                                                    | 1.89       |            |
| /I3/M29_10_rcx                                                                                                                                                                                                                                                                                                                                                  | id                                          | 3.38082e-07                                                    | 1.89       |            |
| /I3/M29 9 rcx                                                                                                                                                                                                                                                                                                                                                   | id                                          | 3.3798e-07                                                     | 1.89       |            |
| /I3/M26                                                                                                                                                                                                                                                                                                                                                         | id                                          | 3.37945e-07                                                    | 1.89       |            |
| /I3/M29 7 rcx                                                                                                                                                                                                                                                                                                                                                   | id                                          | 3.37833e-07                                                    | 1.88       |            |
| /I3/M29 6 rcx                                                                                                                                                                                                                                                                                                                                                   | id                                          | 3.37825e-07                                                    | 1.88       |            |
| /I3/M29 8 rcx                                                                                                                                                                                                                                                                                                                                                   | id                                          | 3.3773e-07                                                     | 1.88       |            |
|                                                                                                                                                                                                                                                                                                                                                                 |                                             | Integrated Noise Summary (in V^2) Sorted By Noise Contributors |            |            |
| Total Summarized Noise = 1.79222e-05                                                                                                                                                                                                                                                                                                                            |                                             | Noise = $-85dBm$                                               |            |            |
| Total Input Referred Noise = 1.55546e-10                                                                                                                                                                                                                                                                                                                        |                                             |                                                                |            |            |
| The above noise summary info is for noise data                                                                                                                                                                                                                                                                                                                  |                                             |                                                                |            |            |
|                                                                                                                                                                                                                                                                                                                                                                 |                                             |                                                                |            |            |
| 23<br>HelpAction                                                                                                                                                                                                                                                                                                                                                |                                             |                                                                |            |            |

Figure A-2: Simulation results of the operational amplifier - noise summary.

<span id="page-133-1"></span>

Figure A-3: Simulation results of the operational amplifier - noise.

Vijaya Kumar Purushothaman Master of Science Thesis

Figure [A-4](#page-134-0) shows the input referred 1 dB compression point of the opamp, whereas Figure [A-5](#page-134-1) verifies the settling behaviour of the opamp by instantly turning it on.

<span id="page-134-0"></span>

Figure A-4: Simulation results of the operational amplifier - Input 1 dB compression point.

<span id="page-134-1"></span>

Figure A-5: Simulation results of the operational amplifier - Step input.

### **A-2 Mixer**

This section presents the IIP3 simulation results of the mixer designed in Chapter 4. RF input to the mixer comprises of tones at 2.404 GHz and 2.406 GHz with magnitude of -35 dBV each (Figure [A-6\)](#page-135-0). Passive switches are turned on and off by a LO signal, oscillating at 2.4 GHz. The FFT of the mixer output signal, obtained from transient simulation, is plotted in Figure [A-7.](#page-136-0) It shows two desired tones at 4 MHz and 6 MHz with magnitude ∼10 dBV and IM3 tones at 2 MHz and 8 MHz with magnitude -42.8 dB and -41.4 dB respectively. Using the equation given below, the IIP3 is estimated to be -19 dB.

<span id="page-135-0"></span>

$$
IIP_3 = P_{in} + \frac{1}{2}IM3
$$
 (A-1)

**Figure A-6:** Simulation results of the mixer - tones at 2.404 GHz and 2.406 GHz at mixer input.

## **A-3 Combination of LNA and mixer**

In this section, the performance of low noise amplifier [\(LNA\)](#page-149-0) and mixer combination is presented. It achieves a maximum gain of ∼50 dBm, a noise figure of 7.726 dB and input referred 1 dB compression point of -44.7513 dBm.

<span id="page-136-0"></span>

**Figure A-7:** Simulation results of the mixer - IM3 tones at 2 MHz and 8 MHz together with desired tones at 4 MHz and 6 MHz at mixer output.



Figure A-8: Simulation results of the LNA + mixer - gain.



Figure A-9: Simulation results of the LNA + mixer - noise.



Figure A-10: Simulation results of the LNA + mixer - 1 dB compression point.

# Appendix B

# <span id="page-138-0"></span>**Bonding diagram, chip pinout and measurement setup**

## **B-1 Bonding diagram**

<span id="page-138-1"></span>Figure [B-1](#page-138-1) shows the bonding diagram of the chip with QFN40 package. Ground connections of analog circuitry are connected to the metal layer underneath the package through downbonds. It minimizes the impedance seen at the internal ground node and improves the connectivity. [B-1](#page-139-0) lists the pin-out configuration of the DIFDEM chip.



**Figure B-1:** Bonding diagram of the DIFDEM IC.

<span id="page-139-0"></span>

| Pin number      | Name                 | Description                                      |
|-----------------|----------------------|--------------------------------------------------|
| 1               | VDD DCO              | 0.85V DCO supply                                 |
| $\overline{2}$  | VDD DCO              | 0.85V DCO supply                                 |
| 3               | GND RF               | LNA and mixer ground                             |
| 4               | $\mbox{GND\_RF}$     | LNA and mixer ground                             |
| $\overline{5}$  | $GND$ <sub>RF</sub>  | LNA and mixer ground                             |
| 6               | $RF$ IN              | RF input to the LNA                              |
| 7               | VDD_LNA              | 0.85V LNA supply                                 |
| 8               | VDD PA               | $0.85V$ PA supply                                |
| $9\phantom{.0}$ | RF_OUT               | DCO output                                       |
| 10              | GND                  | Ground                                           |
| 11              | GND                  | Ground                                           |
| 12              | <b>GND</b>           | Ground                                           |
| 13              | <b>GND</b>           | Ground                                           |
| 14              | <b>GND</b>           | Ground                                           |
| 15              | <b>GND</b>           | Ground                                           |
| 16              | VDD LPF              | $0.85V$ LPF supply                               |
| 17              | I REF                | Reference input current to the biasing circuit   |
| 18              | <b>GND</b>           | Ground                                           |
| 19              | $VDD$ <sub>-IO</sub> | 0.85V Digital supply                             |
| 20              | GND IO               | Digital ground                                   |
| 21              | CS                   | SPI chip select                                  |
| 22              | <b>SCK</b>           | SPI clock                                        |
| 23              | <b>MISO</b>          | SPI master-in slave-out control                  |
| 24              | <b>MOSI</b>          | SPI master-out slave-in control                  |
| 25              | GND IO               | Digital ground                                   |
| 26              | VDD IO               | 0.85V Digital supply                             |
| 27              | $CMP$ OUT            | Comparator output                                |
| 28              | CMP RDY              | Comparator ready signal to select rise/fall edge |
|                 |                      | for comparator clock                             |
| 29              | DIV_OUT              | $1/2$ MHz clock output derived from master clock |
| 30              | RST_IN               | Asynchronous reset active low                    |
| $31\,$          | $M$ <sub>_</sub> CLK | Master clock 32 MHz reference                    |
| 32              | GND IO               | Digital ground                                   |
| 33              | VDD CMP              | $0.85V$ comparator supply                        |
| 34              | A OUT                | Analog output port to read out LPF output        |
| 35              | <b>GND</b>           | Ground                                           |
| 36              | VDD AFC              | 0.85V AFC supply                                 |
| 37              | <b>GND</b>           | Ground                                           |
| 38              | <b>GND</b>           | Ground                                           |
| 39              | <b>GND</b>           | Ground                                           |
| $40\,$          | <b>GND</b>           | Ground                                           |

**Table B-1:** Chip pinout of the DIFDEM IC.

## **B-2 Measurement setup**

The photograph of the printed circuit board used for the measurement is shown in Figure [B-2.](#page-140-0) External signal generator is used to supply the RF input and the master clock to the DIFDEM chip through SMA connectors. An impedance matching network is inserted between RF input in the PCB and RF port in the DIFDEM chip to provide desired matching and voltage gain. The buffered LPF output is read out using a separate SMA connector. Further, the levelshifted digital output of the chip can be stored in internal RAM of FPGA/logical analyser for further processing.

Teensy micro-controller and FPGA (not in the picture) are used to read/write the SPI interface registers of the DIFDEM chip. A graphic user interface (GUI), shown in Figure [B-3](#page-141-0) is developed using PythonQt to control the micro-controller and eventually chip.

<span id="page-140-0"></span>

**Figure B-2:** Photograph of the test PCB.

<span id="page-141-0"></span>

**Figure B-3:** Snapshot of the GUI developed for measurement.

## **Bibliography**

- [1] K. Philips, "Ultra Low Power short range radios: Covering the last mile of the IoT," in *European Solid State Circuits Conference (ESSCIRC), ESSCIRC 2014 - 40th*, pp. 51–58, Sept 2014.
- [2] A. Wong, M. Dawkins, G. Devita, N. Kasparidis, A. Katsiamis, O. King, F. Lauria, J. Schiff, and A. Burdett, "A 1 V 5 mA Multimode IEEE 802.15.6/Bluetooth Low-Energy WBAN Transceiver for Biotelemetry Applications," *Solid-State Circuits, IEEE Journal of*, vol. 48, pp. 186–198, Jan 2013.
- [3] Y.-H. Liu, X. Huang, M. Vidojkovic, A. Ba, P. Harpe, G. Dolmans, and H. de Groot, "A 1.9 nJ/b 2.4 GHz multistandard (Bluetooth Low Energy/Zigbee/IEEE802.15.6) transceiver for personal/body-area networks," in *Solid-State Circuits Conference Digest of Technical Papers (ISSCC), 2013 IEEE International*, pp. 446–447, Feb 2013.
- <span id="page-142-0"></span>[4] Y.-H. Liu, A. Ba, J. van den Heuvel, K. Philips, G. Dolmans, and H. de Groot, "A 1.2 nJ/bit 2.4 GHz Receiver With a Sliding-IF Phase-to-Digital Converter for Wireless Personal/Body Area Networks," *Solid-State Circuits, IEEE Journal of*, vol. 49, pp. 3005– 3017, Dec 2014.
- [5] W. Sheng, B. Xia, A. Emira, C. Xin, A. Valero-Lopez, S. T. Moon, and E. Sanchez-Sinencio, "A 3 V, 0.35 *µ*m CMOS Bluetooth receiver IC," *Solid-State Circuits, IEEE Journal of*, vol. 38, pp. 30–42, Jan 2003.
- [6] H. Darabi, S. Khorram, B. Ibrahim, M. Rofougaran, and A. Rofougaran, "An IF FSK demodulator for Bluetooth in 0.35 *mu*m CMOS," in *Custom Integrated Circuits, 2001, IEEE Conference on.*, pp. 523–526, 2001.
- [7] J. Masuch and M. Delgado-Restituto, "A 190 *µ*W zero-IF GFSK Demodulator With a 4-b Phase-Domain ADC," *Solid-State Circuits, IEEE Journal of*, vol. 47, pp. 2796–2806, Nov 2012.
- [8] S. Samadian, R. Hayashi, and A. Abidi, "Demodulators for a zero-IF Bluetooth receiver," *Solid-State Circuits, IEEE Journal of*, vol. 38, pp. 1393–1396, Aug 2003.

- [9] J. Prummel, M. Papamichail, M. Ancis, J. Willms, R. Todi, W. Aartsen, W. Kruiskamp, J. Haanstra, E. Opbroek, S. Rievers, P. Seesink, H. Woering, and C. Smit, "13.3 A 10 mW Bluetooth Low-Energy transceiver with on-chip matching," in *Solid- State Circuits Conference - (ISSCC), 2015 IEEE International*, pp. 1–3, Feb 2015.
- [10] A. Selvakumar, M. Zargham, and A. Liscidini, "13.6 A 600 *µ*W Bluetooth low-energy front-end receiver in 0.13 *µ*m CMOS technology," in *Solid- State Circuits Conference - (ISSCC), 2015 IEEE International*, pp. 1–3, Feb 2015.
- [11] A. Balankutty, S.-A. Yu, Y. Feng, and P. Kinget, "A 0.6 V Zero-IF/Low-IF Receiver With Integrated Fractional-N Synthesizer for 2.4 GHz ISM-Band Applications," *Solid-State Circuits, IEEE Journal of*, vol. 45, pp. 538–553, March 2010.
- [12] P. Fleischer and J. Tow, "Design formulas for biquad active filters using three operational amplifiers," *Proceedings of the IEEE*, vol. 61, pp. 662–663, May 1973.
- [13] K. Su, *Analog Filters*. Springer US, 2002.
- <span id="page-143-0"></span>[14] "Bluetooth specification 4.1, volume 6 (low energy controller)." Bluetooth SIG, Dec 2013.
- [15] Nordic Semiconductors, *nRF51822 product specifications v3.1*, 2014.
- [16] Texas Instruments, *TI CC2650 product specifications*, October 2015.
- [17] Y.-H. Liu, C. Bachmann, X. Wang, Y. Zhang, A. Ba, B. Busze, M. Ding, P. Harpe, G.-J. van Schaik, G. Selimis, H. Giesen, J. Gloudemans, A. Sbai, L. Huang, H. Kato, G. Dolmans, K. Philips, and H. de Groot, "13.2 A 3.7 mW-RX 4.4 mW-TX fully integrated Bluetooth Low-Energy/IEEE802.15.4/proprietary SoC with an ADPLL-based fast frequency offset compensation in 40 nm CMOS," in *Solid- State Circuits Conference - (ISSCC), 2015 IEEE International*, pp. 1–3, Feb 2015.
- [18] J. Masuch and M. Delgado-Restituto, "A 1.1 mW-RX -81.4 -dBm Sensitivity CMOS Transceiver for Bluetooth Low Energy," *Microwave Theory and Techniques, IEEE Transactions on*, vol. 61, pp. 1660–1673, April 2013.
- [19] B. Razavi, *RF Microelectronics*. Prentice Hall, 2011.
- [20] C. Laber and P. Lemaitre, "A monolithic 1200 baud FSK CMOS modem," *Solid-State Circuits, IEEE Journal of*, vol. 19, pp. 861–869, Dec 1984.
- [21] F. M. Gardner, "Properties of Frequency Difference Detectors," *Communications, IEEE Transactions on*, vol. 33, pp. 131–138, Feb 1985.
- [22] P. Quinlan, P. Crowley, M. Chanca, S. Hudson, B. Hunt, K. Mulvaney, G. Retz, C. O'Sullivan, and P. Walsh, "A multimode 0.3-200 kb/s transceiver for the 433/868/915 MHz bands in 0.25 *µ*m CMOS," *Solid-State Circuits, IEEE Journal of*, vol. 39, pp. 2297–2310, Dec 2004.
- [23] H. Kwon, E. Lee, W. Hou, and Y. Bai, "New baseband zero-crossing demodulator for wireless communications. II. Performance under fading channel," in *Military Communications Conference, 1995. MILCOM '95, Conference Record, IEEE*, vol. 2, pp. 548–552 vol.2, Nov 1995.
- [24] F. Pengg, D. Barras, M. Kucera, N. Scolari, and A. Vouilloz, "A low power miniaturized 1.95 mm<sup>2</sup> fully integrated transceiver with fastPLL mode for IEEE 802.15.4/bluetooth smart and proprietary 2.4 GHz applications," in *Radio Frequency Integrated Circuits Symposium (RFIC), 2013 IEEE*, pp. 71–74, June 2013.
- [25] P. Meher, J. Valls, T.-B. Juang, K. Sridharan, and K. Maharatna, "50 Years of CORDIC: Algorithms, Architectures, and Applications," *Circuits and Systems I: Regular Papers, IEEE Transactions on*, vol. 56, pp. 1893–1907, Sept 2009.
- [26] C. Bachmann, G.-J. van Schaik, B. Busze, M. Konijnenburg, Y. Zhang, J. Stuyt, M. Ashouei, G. Dolmans, T. Gemmeke, and H. de Groot, "10.6 A 0.74 V 200 *µ*W multistandard transceiver digital baseband in 40 nm LP-CMOS for 2.4 GHz Bluetooth Smart / ZigBee / IEEE 802.15.6 personal area networks," in *Solid-State Circuits Conference Digest of Technical Papers (ISSCC), 2014 IEEE International*, pp. 186–187, Feb 2014.
- [27] F. M. Gardner, *Phaselock techniques*. Wiley-Interscience, 2005.
- [28] A. Abidi, P. Gray, and R. Meyer, *Integrated Circuits for Wireless Communications*. Wiley-IEEE Press, 1999.
- [29] M. Kokubo, M. Shida, T. Ishikawa, H. Sonoda, K. Yamamoto, T. Matsuura, M. Matsuoka, T. Endo, T. Kobayashi, K. Oosaki, T. Henmi, J. Kudoh, and H. Miyagawa, "A 2.4 GHz RF transceiver with digital channel-selection filter for bluetooth," in *Solid-State Circuits Conference, 2002. Digest of Technical Papers. ISSCC. 2002 IEEE International*, vol. 2, pp. 72–406, Feb 2002.
- [30] H. Gustat and F. Herzel, "Integrated FSK demodulator with very high sensitivity," *Solid-State Circuits, IEEE Journal of*, vol. 38, pp. 357–360, Feb 2003.
- [31] I. Galton, W. Huff, P. Carbone, and E. Siragusa, "A delta-sigma PLL for 14 b, 50 kSample/s frequency-to-digital conversion of a 10 MHz FM signal," *Solid-State Circuits, IEEE Journal of*, vol. 33, pp. 2042–2053, Dec 1998.
- [32] I. Madadi, M. Tohidian, K. Cornelissens, P. Vandenameele, and R. Staszewski, "A High IIP2 SAW-Less Superheterodyne Receiver With Multistage Harmonic Rejection," *Solid-State Circuits, IEEE Journal of*, vol. 51, pp. 332–347, Feb 2016.
- [33] A. Leeuwenburgh, A. van Roermund, J. van der Tang, and V. Vidojkovic, *Adaptive Multi-Standard RF Front-Ends*. Springer, 2008.
- [34] J. Crols and M. Steyaert, "Low-IF topologies for high-performance analog front ends of fully integrated receivers," *Circuits and Systems II: Analog and Digital Signal Processing, IEEE Transactions on*, vol. 45, pp. 269–282, Mar 1998.
- [35] K. Yamamoto, S. Fujii, and K. Matsuoka, "A single chip FSK modem," *Solid-State Circuits, IEEE Journal of*, vol. 19, pp. 855–861, Dec 1984.
- [36] V. Chillara, Y.-H. Liu, B. Wang, A. Ba, M. Vidojkovic, K. Philips, H. de Groot, and R. Staszewski, "9.8 An 860 *µ*W 2.1-to-2.7 GHz all-digital PLL-based frequency modulator with a DTC-assisted snapshot TDC for WPAN (Bluetooth Smart and ZigBee) applications," in *Solid-State Circuits Conference Digest of Technical Papers (ISSCC), 2014 IEEE International*, pp. 172–173, Feb 2014.

125

- [37] R. Schreier and G. C. Temes, *Understanding Delta-Sigma Data Converters*. Wiley-IEEE Press, 2004.
- [38] "Bluetooth specification 4.2, volume 6 (low energy controller)." Bluetooth SIG, Dec 2014.
- [39] B. Razavi, *Designing BangBang PLLs for Clock and Data Recovery in Serial Data Transmission Systems*, pp. 34–45. Wiley-IEEE Press, 2003.
- [40] T. H. Lee, *The Design of CMOS Radio-Frequency Integrated Circuits*. Cambridge University Press, 2004.
- [41] H. Darabi and J. Chiu, "A noise cancellation technique in active RF-CMOS mixers," *Solid-State Circuits, IEEE Journal of*, vol. 40, pp. 2628–2632, Dec 2005.
- [42] W. Redman-White and D. Leenaerts, "1/f noise in passive CMOS mixers for low and zero IF integrated receivers," in *Solid-State Circuits Conference, 2001. ESSCIRC 2001. Proceedings of the 27th European*, pp. 41–44, Sept 2001.
- [43] B. Razavi, *Design of Analog CMOS Integrated Circuits*. McGraw-Hill Education, 2000.
- [44] S. Zhou and M.-C. Chang, "A CMOS passive mixer with low flicker noise for low-power direct-conversion receiver," *Solid-State Circuits, IEEE Journal of*, vol. 40, pp. 1084–1093, May 2005.
- [45] A. Mirzaei, H. Darabi, J. Leete, X. Chen, K. Juan, and A. Yazdi, "Analysis and Optimization of Current-Driven Passive Mixers in Narrowband Direct-Conversion Receivers," *Solid-State Circuits, IEEE Journal of*, vol. 44, pp. 2678–2688, Oct 2009.
- [46] Z. Ru, N. Moseley, E. Klumperink, and B. Nauta, "Digitally Enhanced Software-Defined Radio Receiver Robust to Out-of-Band Interference," *Solid-State Circuits, IEEE Journal of*, vol. 44, pp. 3359–3375, Dec 2009.
- [47] N. Poobuapheun, *LNA and Mixer Designs for Multi-Band Receiver FrontEnds*. PhD thesis, University of California at Berkeley, 2009.
- [48] S. Chehrazi, A. Mirzaei, and A. Abidi, "Noise in Current-Commutating Passive FET Mixers," *Circuits and Systems I: Regular Papers, IEEE Transactions on*, vol. 57, pp. 332– 344, Feb 2010.
- [49] S. Chehrazi, A. Mirzaei, and A. Abidi, "Second-Order Intermodulation in Current-Commutating Passive FET Mixers," *Circuits and Systems I: Regular Papers, IEEE Transactions on*, vol. 56, pp. 2556–2568, Dec 2009.
- [50] H. Khatri, P. Gudem, and L. Larson, "Distortion in Current Commutating Passive CMOS Downconversion Mixers," *Microwave Theory and Techniques, IEEE Transactions on*, vol. 57, pp. 2671–2681, Nov 2009.
- [51] B. Nauta, "A CMOS transconductance-C filter technique for very high frequencies," *Solid-State Circuits, IEEE Journal of*, vol. 27, pp. 142–153, Feb 1992.
- [52] R. Schaumann and M. E. V. Valkenburg, *Design of Analog Filters*. The Oxford Series in Electrical and Computer Engineering, Oxford University Press, 2001.
- [53] H. Zumbahlen, ed., *Linear Circuit Design Handbook*. Newnes, 2008.
- [54] A. Vasilopoulos, G. Vitzilaios, G. Theodoratos, and Y. Papananos, "A Low-Power Wideband Reconfigurable Integrated Active-RC Filter With 73 dB SFDR," *Solid-State Circuits, IEEE Journal of*, vol. 41, pp. 1997–2008, Sept 2006.
- [55] P. Harpe, C. Zhou, Y. Bi, N. van der Meijs, X. Wang, K. Philips, G. Dolmans, and H. de Groot, "A 26  $\mu$ W 8 bit 10 MS/s Asynchronous SAR ADC for Low Energy Radios," *Solid-State Circuits, IEEE Journal of*, vol. 46, pp. 1585–1595, July 2011.

## **Glossary**

## **List of Acronyms**



**HS-OQPSK** half-sinusoid offset quadrature phase shift-keying

Master of Science Thesis Vijaya Kumar Purushothaman

