## Single-Channel Heterogeneous-Source Energy Harvesting PMIC Design

August 10, 2021

J.P. van der Velden

# Single-Channel Heterogeneous-Source Energy Harvesting PMIC Design 

August 10, 2021

by

## J.P. van der Velden

in partial fulfillment of the requirements for the degree of

## Master of Science

in Electrical Engineering
at the Delft University of Technology, to be defended publicly on Tuesday August 24, 2021 at 2:00 PM

Student number: 4469976

| Supervisors: | Prof. dr. ir. W.A. Serdijn, | TU Delft |
| :--- | :--- | :--- |
|  | G. Martins, Msc. | TU Delft \& Nowi Energy B.V. |
| Thesis committee: | Dr. S. Du, | TU Delft |

This thesis is confidential and cannot be made public until August 24, 2022

An electronic version of this thesis is available at http://repository.tudelft.nl/.

## Abstract

This work proposes an energy harvesting platform that is able to convert power from both DC sources (photovoltaic cells and TEGs) as well as piezo element sources. It does so only using a single input channel to which a single harvester can be connected. The proposed system is able to differentiate between the two source types and adjust the power converter configuration accordingly.

For the DC sources, a novel switched-capacitor power converter (SCPC) is proposed, that is able to convert the energy from a harvester that has a maximum power point (MPP) output voltage of 170 mV to 5 V and a maximum power point output power of $10 \mu \mathrm{~W}$ to 50 mW . This DC-DC converter offers 119 different positive voltage conversion ratios, with a maximum voltage conversion ratio of 16 , using four in-package capacitors. As a result of this high number of conversion ratios, the MPP output voltage of the harvester and the input voltage of the power converter are matched accurately, causing the harvesting efficiency to be very high. A maximum harvesting efficiency of $96.2 \%$ is found in simulations.

For the piezo element sources, the concept of a flipping-capacitor rectifier (FCR) has been adjusted to work in harmony with the designed SCPC. In a steady-state condition, the capacitors of the SCPC reach specific voltages, such that they can create evenly spaced voltage steps for the flipping operation. With this technique, a voltage flipping efficiency of 0.9375 and a theoretical maximum output power improvement rate (MOPIR) of 32 can be reached. Due to losses in the system, simulation results show a MOPIR of up to 20.0, which is still significantly higher than the state-of-art. The system is designed to work with harvesters with a piezo capacitance of up to 100 nF , an excitation frequency of 1 Hz to 200 Hz and an equivalent FBR maximum power point output power of $1 \mu \mathrm{~W}$ to 50 mW .

An implementation of the proposed system is discussed and simulated. The total active silicon area for the designed system is $2.12 \mathrm{~mm}^{2}$ in a $0.18 \mu \mathrm{~m}$ TSMC technology.

Keywords: energy harvesting, heterogeneous sources, single-channel, single-input, DC-DC converter, switchedcapacitor (SC), charge pump, piezoelectric energy harvesting (PEH), maximum output power improvement rate (MOPIR), flipping-capacitor rectifier (FCR), synchronized switch harvesting on capacitors (SSHC), capacitor re-use, source differentiation, CMOS

## Preface

The following document contains the thesis work for my Master of Science in Electrical Engineering. It marks the end of my thesis internship at Nowi and educational career at the University of Technology Delft, although I hope to keep learning as much as I did during the last couple of years. I would like to thank Nowi for giving me the opportunity to work with them and for supplying me with the tools and knowledge that come with designing and producing PMICs.

I want to thank the entire IC team for helping me out with designing difficulties and reviewing my work. In particular, many thanks to Gustavo for his excellent supervision during the entirety of this project, helping me acquire new analog IC design skills, helping me out with critical design choices and reviewing my work every step of the way. I would also like to express by gratitude towards Wouter for his encouragements and for challenging me to broaden my view during our meetings.

Finally, I would like to thank my family and friends for their support and interest in my work. Explaining something as extraordinary as energy harvesting has been challenging at times, but has also always encouraged me.

## Contents

Abstract ..... iii
1 Introduction ..... 1
1.1 Powering IoT Nodes ..... 1
1.2 Energy Harvesting ..... 1
1.3 Multi-Source Platforms ..... 1
1.4 Thesis Objective ..... 2
1.5 Thesis Organization ..... 2
2 Introduction to Energy Harvesting ..... 3
2.1 Introduction ..... 3
2.2 Energy Harvesting Source Types ..... 3
2.3 Energy Conversion Phenomena ..... 3
2.3.1 Solar Energy Conversion . ..... 4
2.3.2 Thermal Energy Conversion ..... 4
2.3.3 Mechanical Energy Conversion ..... 4
2.4 Harvesting Devices ..... 5
2.4.1 Photovoltaic Cell ..... 5
2.4.2 Thermoelectric Generator ..... 5
2.4.3 Piezo Element ..... 7
2.5 Energy Harvesting Techniques ..... 8
2.5.1 Multi Source PMICs ..... 9
2.5.2 MPPT Schemes ..... 9
2.5.3 Piezo Element Harvesting Techniques ..... 9
2.5.4 DC/DC Converters ..... 13
2.6 Conclusion ..... 15
3 System Outline ..... 17
3.1 Introduction ..... 17
3.2 Design Features ..... 17
3.3 Design Overview ..... 19
3.4 Design Modelling ..... 20
3.5 Layout ..... 20
3.6 Conclusion ..... 21
4 SCPC Design ..... 23
4.1 Introduction ..... 23
4.2 Topology and Analysis ..... 24
4.2.1 5-Phase SCPC ..... 24
4.2.2 Increased Reconfigurability ..... 25
4.2.3 Loss Analysis ..... 27
4.2.4 Modification for Voltage Flipping ..... 30
4.3 Implementation ..... 30
4.3.1 Switch Design ..... 31
4.3.2 SCPC Dead-time ..... 34
4.3.3 Optimization and Trade-Offs. ..... 35
4.3.4 SCPC Layout ..... 36
4.4 Performance Analysis ..... 37
4.4.1 Linear Source Example. ..... 37
4.4.2 Performance across Operating Region ..... 38
4.5 Protection Circuitry. ..... 38
4.5.1 ESD Protection. ..... 38
4.5.2 Active 5V Protection ..... 39
4.6 Conclusion ..... 40
5 Voltage Flipping Rectifier Design ..... 41
5.1 Introduction ..... 41
5.2 Voltage Flipping Operation ..... 41
5.2.1 Voltage Flipping in SCPCs ..... 41
5.2.2 General Output Power Estimation ..... 43
5.2.3 31-phase Voltage Flipping Operation ..... 44
5.2.4 Limitations for $C_{p}$ ..... 44
5.2.5 MOPIR ..... 44
5.2.6 Output Power Limitations ..... 45
5.3 Low Power Mode ..... 45
5.4 Conversion Ratio Setting ..... 46
5.5 Over-voltage Protection in Piezo Source Mode ..... 48
5.6 Controller Design ..... 49
5.7 Current Sensing Rectifier Design ..... 50
5.7.1 Active Diode Circuit ..... 50
5.7.2 High Side \& Bypass Switch ..... 52
5.8 Switching Input Capacitor ..... 53
5.9 Conclusion ..... 54
6 Controller Design ..... 55
6.1 Introduction ..... 55
6.2 Source Differentiation ..... 55
6.3 Finite State Machine ..... 56
6.4 Debug Module ..... 58
6.5 Conclusion ..... 58
7 Results ..... 59
7.1 Introduction ..... 59
7.2 DC Source Performance ..... 59
7.2.1 Linear Sources ..... 59
7.2.2 Non-linear Sources ..... 62
7.3 Piezo Source Performance ..... 63
7.3.1 Output Power ..... 64
7.3.2 MOPIR ..... 64
7.3.3 Parasitic Extraction Results ..... 65
7.3.4 Comparison to State-of-Art ..... 65
7.4 Process and Temperature Effects ..... 66
7.5 Conclusion ..... 67
8 Discussion ..... 69
8.1 Design and Results ..... 69
8.2 Operating Behaviour Beyond Specifications ..... 69
9 Conclusion ..... 71
9.1 Thesis Overview. ..... 71
9.2 Contributions. ..... 72
9.3 Future Work. ..... 72
A Appendix ..... 75
A. 1 Switch Size Optimization ..... 75
A. 2 Piezo MPPT Algorithm ..... 77
A.2.1 Positive Half Cycle MPP ..... 77
A.2.2 State Definition and Transitions ..... 78
A. 3 Figures ..... 80
A. 4 List of switch configurations for voltage flip. ..... 81
A. 5 List of conversion ratio settings ..... 83
Bibliography ..... 87

## INTRODUCTION

### 1.1. Powering IoT Nodes

While the Internet of Things (IoT) has been around for more than a decade [1], powering IoT nodes has remained a challenge. Traditionally, electronic devices are either powered by connecting them to an electricity grid or to a battery. The first of these methods requires a set of wires to each node, which may be costly and complicated, if not infeasible. Powering an IoT node through a battery is the second method, but this also has its drawbacks. The total amount of energy that can be extracted from a battery is limited, such that battery replacement is inevitable after a certain period of time. This operation does not only bring with it material cost, but also personnel cost, both of which increase with the amount of IoT nodes present in the system.

Fortunately, there is a third option of supplying power to an IoT node, namely through energy harvesting. Energy harvesting does not have the drawbacks of the previously mentioned methods, and therefore enables applications in a much wider range of environments.

### 1.2. Energy Harvesting

In most of the cases, there is some form of energy around an IoT node, just as there is energy all around us in daily life. As opposed to wireless power transfer, this energy is not present for the sole purpose of supplying energy to some system. Instead, this so-called ambient energy is present because of the structure of nature (e.g. solar energy, kinetic wind energy) or as a by-product of some other action (e.g. vibrational energy, RF energy). In energy harvesting, this ambient energy is gathered and stored, such that it can be used in a different energy domain and/or at a different time. In the context of powering IoT nodes, the energy is converted to electrical energy using a harvester (also referred to as a transducer). Next, the energy is converted in the electrical domain to charge the storage device suitably. This work focusses on this last step of the energy harvesting process.

### 1.3. Multi-Source Platforms

Different applications in different environments require energy harvesting from different types of ambient energy sources. Therefore, a device that allows harvesting from multiple types of ambient energy sources has more potential in the field of energy harvesting than a device that supports only one type of ambient energy source. The difficulty in designing a system that allows multiple types of harvesters to be connected, is that different types of harvesters require different harvesting interfaces (circuits that convert the harvested power suitably to charge the storage device).

In the literature, this problem is usually solved by designing a multi-input system [2-7], where each type of harvester is connected to a different input. Sometimes these systems also allow energy harvesting from multiple sources at once. A disadvantage of these types of systems is that additional pins are required as well as additional silicon for the different harvesting interfaces and for switching between the different inputs. As opposed to multi-input systems, a single-input (single-channel) system only requires one set of input pins for connecting harvesters and is thought to increase convenience for implementation. This work focusses
on designing a single-input system that allows (non-simultaneous) harvesting from three types of sources. These were chosen based on the literature study that can be found in Chapter 2.

### 1.4. Thesis Objective

The thesis objective has been defined as follows:
To design a low-power high efficiency single-channel PMIC that can harvest both DC power from solar and TEG sources and AC power from piezo elements at the maximum power point (MPP).

This work focusses on designing an integrated circuit to reduce the BOM cost and PCB footprint. The type of circuit that is designed is referred to as a power management integrated circuit (PMIC). Several limitations have been set. Firstly, an input power of $10 \mu \mathrm{~W}$ to 50 mW is expected. A minimum input power is considered, as the harvesting at least has to account for some self-discharging of the battery and power consumption of the control circuitry in the chip. An upper limit of input power is set for the design to limit the expected device current. Secondly, frequencies between 1 Hz and 200 Hz can be expected to be harvested from mechanical vibrations, as shown in [8]. Lastly, it is assumed that the power for the circuit will be provided by a battery that has an operating voltage between 3.0 V and 4.5 V . Although limits are set for the PMIC design, this does not necessarily mean that the design will not work outside these limits, but rather that operations beyond these limits are not considered in the design steps and performance evaluations.

The design of the integrated circuit will be made in a $0.18 \mu \mathrm{~m}$ TSMC technology with devices that can handle a maximum voltage of 5 V .

### 1.5. THESIS ORGANIZATION

This thesis aims to introduce energy harvesting techniques, present the design choices that have led to the proposed design and discuss the expected performance of the system. This thesis is organized as follows.

Chapter 2 discusses the energy domains in which ambient energy exist, conversion techniques to convert this ambient energy to electrical energy and suitable harvesters to do so. Additionally, it discusses energy harvesting interfaces and power conversion techniques for both piezo element sources as well as DC sources.

Chapter 3 shows an overview of the designed system. It shortly discusses the reasoning for the chosen subsystems and their requirements.

Chapter 4 discusses the design of a novel switched-capacitor power converter (SCPC) - sometimes also referred to as a charge pump - for DC-to-DC voltage conversions. It analyses, models and optimizes the design, shows its expected performance and discusses protection circuitry for the SCPC.

Chapter 5 elaborates on using the designed SCPC to get an increased voltage flipping efficiency for piezo element harvesting. A rectifier is discussed to complete the design of this voltage flipping rectifier. Additionally, protection and control circuits are discussed.
Chapter 6 discusses the combination of the both harvesting methods, such that they can be integrated into a single-channel solution. This includes the design of the controller as well as a debug module.

Chapter 7 shows the simulation results of the designed system in various use cases. It also compares the designed voltage flipping rectifier to the state-of-art.

Chapter 8 contains a discussion of the design, its results and the limitations of the system.
Chapter 9 concludes this work. It shows a thesis overview, highlights the most important contributions to the field of energy harvesting and gives recommendations for future work.

## 2

## Introduction to Energy Harvesting

### 2.1. Introduction

This chapter introduces techniques involved in energy harvesting. It is the result of the literature study that was conducted for this thesis work. Firstly, energy harvesting sources, conversion phenomena and devices are discussed. This results in the design context that is depicted in the flow chart in Figure 2.17. Secondly, energy harvesting techniques for piezo element sources and DC sources are discussed.

### 2.2. Energy Harvesting Source Types

In most of the cases, there is be some form of energy around an IoT node, just as there is energy all around us in daily life. This ambient energy can be divided into several categories [9, 10]:

- Solar Energy ${ }^{1}$
- Thermal Energy
- Mechanical/Kinetic Energy
- RF (Radio Frequency) Energy
- Chemical Energy
- Nuclear Energy

Chemical and nuclear energy are not regarded as viable sources of power, as these are generally not be present near IoT nodes. Figure 2.1 shows that the output power of RF (Radio Frequency) energy is much lower than that of the other remaining sources and that its signal frequency range is much higher. Although the high signal frequency can be dealt with by using specific harvesting interfaces, the amount of ambient energy available from RF sources is often considered to be too low for energy harvesting purposes [11]. For this reason, energy harvesting from ambient RF energy is not taken into account in the design and is left for future research.

### 2.3. Energy Conversion Phenomena

The energy that is available from each of the energy sources, can be converted to electrical energy using several different mechanisms. This section discusses the conversion mechanisms used to convert solar, thermal and mechanical energy to electrical energy.

[^0]

Figure 2.1: Comparison of energy source power and frequency [8, 10, 12-14]

### 2.3.1. Solar Energy Conversion

Solar energy can be converted to electrical energy through the photovoltaic effect. The energy carried by the photons is transferred to electrons in a PN junction, creating a photo-generated current [15]. Harvesting devices using this effect are called solar or photovoltaic (PV) cells. In this case, the second term is preferred, as energy harvesting using the photovoltaic effect is not limited to light energy from the sun, but is also possible with light originating from indoor lighting.

### 2.3.2. Thermal Energy Conversion

For thermal energy harvesting two physical effects are mainly used: The thermoelectric (Seebeck) effect and the pyroelectric effect. While thermoelectric materials convert energy from a spatial thermal gradient, the pyroelectric materials convert energy from temporal thermal gradients [16]. As temporal thermal gradient around IoT nodes may have a very low frequency and amplitude, the power that can be harvested from this source may be very limited. Therefore, the thermoelectric effect is the preferred conversion phenomena for thermal energy harvesting. A harvester using the thermoelectric effect is often referred to as a thermoelectric generator (TEG).

### 2.3.3. Mechanical Energy Conversion

For mechanical energy harvesting, multiple conversion phenomena are available: the magnetostatic effect, the electrostatic effect, the triboelectric effect and the piezoelectric effect. [13, 17]

- In magnetostatic energy conversion (also known as electromagnetic induction), the relative position between a coil and a magnetic field causes current flow inside the coil, as a result of an inputted mechanical energy.
- In electrostatic energy conversion, the distance between two conductors separated by a dielectric material, is changed with the help of mechanical energy, creating a change in energy stored in the capacitance between the two conductors. The additional energy can be extracted in the electrical domain.
- In the triboelectric effect, the rubbing of two different materials causes electrons to move between the two materials in a specific direction.
- In the piezoelectric effect a force on a piezoelectric material, directly results in charge accumulation inside the material (see Section 2.4.3).

Several factors contribute to the choice of piezoelectric energy conversion for mechanical energy harvesting. Magnetostatic energy conversion requires larger scale components such as permanent magnets, which is undesirable in small form factor harvesting solutions. Electrostatic conversion requires micro-machined variable capacitors or electrets increasing cost and complexity. The triboelectric effect can only be achieved when there is friction between the two materials, which causes heating and wear, which limits the lifetime of the harvester. Lastly, a significant advantage of using the piezoelectric effect is that many sensing and harvesting elements are commercially available already, easing implementation over a wide range of operating
conditions.

### 2.4. Harvesting Devices

This section will discuss the various devices that are used in the aforementioned energy conversion phenomena.

### 2.4.1. Photovoltaic Cell

A photovoltaic cell is essentially a PN junction under illumination. The photons that are absorbed in the so-called space charge region of the PN junction, create electron-hole pairs. The holes and electrons are accelerated in opposite directions due to the electric field that is present in the space charge region. The movements of these charge carriers make up the photocurrent $I_{L}$. Additionally, a forward-bias current $I_{F}$ is present in the diode, when a voltage is applied. Equation (2.1) shows the current through the photovoltaic cell [15]. Moreover, we can make an equivalent model of the photovoltaic cell as shown in Figure 2.2. This model is expanded with parallel and series resistances in order to model extrinsic effects like current leaks and material resistances [18].

$$
\begin{equation*}
I=I_{L}-I_{F}=I_{L}-I_{S}\left[\exp \left(\frac{e V_{F}}{k T}\right)-1\right] \tag{2.1}
\end{equation*}
$$



Figure 2.2: Simple (a) and complete (b) equivalent models of a photovoltaic cell


Figure 2.3: Characteristics of a PN junction solar cell under different levels of illumination
Figure 2.3a shows the current-to-voltage characteristic of a photovoltaic cell. Figure 2.3b shows the power-to-voltage characteristic of a photovoltaic cell. This depicts one of the main challenges in optimally using photovoltaic cells as harvesting devices: the maximum power point (MPP) may not be easily detectable, due to the non-linearity of the internal diode and changing illumination.

### 2.4.2. Thermoelectric Generator

A thermoelectric generator (TEG) consists of a number of thermopiles connected in series. In each thermopile, a voltage is induced due to the temperature difference between the two ends, as described by the

Seebeck effect. This is also shown in (2.2) where $V$ is the generated voltage, $S$ is the Seebeck coefficient and $\Delta T$ is the temperature difference between the two ends of a thermopile [19].

$$
\begin{equation*}
V=S \cdot \Delta T \tag{2.2}
\end{equation*}
$$

The resistance of the series connected thermopiles creates an equivalent source resistance. As the conductivity of a good thermopile is high, one encounters a low source resistance. Furthermore, the number of thermopiles is be limited for a certain TEG size and the temperature difference between the hot and cold side may be low. Therefore, one can expect to encounter very low (maximum power point) voltages from TEG elements. Figure 2.4 shows the equivalent circuit for a TEG element and Figure 2.5 shows the characteristic curves for a TEG element. Equations (2.3) trough (2.6) show that the maximum power point is found for $V_{o}=V_{s} / 2$.

$$
\begin{gather*}
I_{o}=\frac{V_{s}-V_{o}}{R_{S}}  \tag{2.3}\\
P_{o}=V_{o} \cdot I_{o}=\frac{V_{s}}{R_{S}} \cdot V_{o}-\frac{1}{R_{S}} \cdot V_{o}^{2} \tag{2.4}
\end{gather*}
$$

The maximum power point is found when the derivative of the power is zero:

$$
\begin{gather*}
\frac{\delta P_{o}}{\delta V_{o}}=\frac{V_{s}}{R_{s}}-\frac{2}{R_{s}} \cdot V_{o}=0  \tag{2.5}\\
V_{o}=\frac{V_{s}}{R_{s}} \cdot \frac{R_{s}}{2}=\frac{V_{s}}{2} \tag{2.6}
\end{gather*}
$$



Figure 2.4: Equivalent models of a TEG

(a) I-V Characteristic

(b) P-V Characteristic

Figure 2.5: Characteristics of a TEG for multiple temperatures

### 2.4.3. Piezo ELEMENT

This section will elaborate on the behavior of several common piezo elements. The direct and indirect piezoelectric effect are discussed, after which the piezo elements will be discussed.

## Direct Piezoelectric Effect



Figure 2.6: The side view of a piezo diaphragm [20]
Firstly, a model for one dimensional charge build-up is be discussed, considering the piezo element as shown in Figure 2.6. From the IEEE Standard on Piezoelectricity one can deduce (2.7), assuming a charge build-up in the z -direction (sometimes referred to as the 3 -direction) as a result of stress in the z -direction [21]. The constant in this equation depict the following: $D$ is the electric displacement in the z-direction, $d_{33}$ is a piezo material property and $\sigma$ is the stress in the $z$-direction. This is referred to as the piezoelectric effect.

$$
\begin{equation*}
D=d_{33} \cdot \sigma \quad\left[\mathrm{C} / \mathrm{m}^{2}\right] \tag{2.7}
\end{equation*}
$$

Next, the charge build-up on the electrodes can be expressed as shown in (2.8), where $q$ is the charge on the electrodes and $A$ is the piezo element area.

$$
\begin{equation*}
q=A \cdot D=A \cdot d_{33} \cdot \sigma \quad[C] \tag{2.8}
\end{equation*}
$$

The current inside the piezoelectric material can be found to be the derivative of the charge to time, as shown in (2.9).

$$
\begin{equation*}
I_{p}=\frac{\delta q}{\delta t}=A \cdot d_{33} \cdot \frac{\delta \sigma}{\delta t} \tag{2.9}
\end{equation*}
$$

As a piezoelectric material is always dielectric [14], the parasitic capacitance that is created by the electrodes and piezoelectric material is shown by (2.10), where $\epsilon_{0}$ is the permittivity for air, $\epsilon_{r}$ is the relative permittivity, $A$ is the area of the element and $t$ is the thickness of the piezoelectric layer.

$$
\begin{equation*}
C_{p}=\frac{\epsilon_{0} \epsilon_{r} A}{t} \tag{2.10}
\end{equation*}
$$

Figure 2.7 shows a circuit representation of (2.9) and (2.10).


Figure 2.7: Simple equivalent model for the piezoelectric effect

## Indirect Piezoelectric Effect

Equation (2.8) assumes a direct stress on the piezo material. However, the stress in the material may also be caused by straining the material, as is done in cantilever beams, circular diaphragms and cymbal transducers [20]. The stress and strain inside the material are related with the elastic compliance matrix ( $\mathbf{s}^{\mathbf{E}}$ ) as shown in (2.11) [14].

$$
\begin{equation*}
\vec{\epsilon}=\mathbf{s}^{\mathbf{E}} \cdot \vec{\sigma} \tag{2.11}
\end{equation*}
$$

The stress in the z-direction $(\sigma)$ in the previous equations can be substituted by the third element of the vector created by $\vec{\epsilon} / \mathbf{s}^{\mathbf{E}}$. Whether the charge build-up may be caused directly by a stress or indirectly by a strain, the result in the electrical domain is the same: a charge build-up due to a stress inside the material. Therefore the same equivalent model can be used, except that there is a different definition of the piezo current $I_{p}$.

Piezo Element Resonance
As shown in [22], piezoelectric material may have a resonance frequency of itself. However, as the resonance frequency of the piezoelectric material is in the order of $100 s$ of $k H z$ and higher, it is regarded to be out of the frequency range for this design.
Nonetheless, resonance may occur in the structure surrounding the piezo material (e.g. a cantilever beam, circular diaphragm or cymbal transducer). Two approaches can be used to model the resonance of these elements. Firstly, the mechanical resonance could be translated to the electrical domain in an RLC representation, as shown in [22]. Another method is to assume that when used, the element is excited at its mechanical resonance frequency. In this case, the stress inside the material ( $\sigma$ ) shows sinusoidal behaviour at the resonance frequency and, following (2.9), so does the current. Therefore, using this second method, the piezo element model is not changed, except for the fact that the current source shows sinusoidal behaviour.

The second approach is used, as it reduces model complexity, and the assumption (excitation at mechanical resonance) is expected to be true.

## Parasitic Resistance

The piezoelectric layer has a finite resistance, which can be modelled by adding a parallel resistance $\left(R_{p}\right)$ to complete the model (shown in Figure 2.8). Adding a finite parasitic parallel resistance increases the accuracy of the model sufficiently for the frequency range of this design [22].


Figure 2.8: Complete equivalent model for the piezoelectric effect

## Piezo Element Behaviour

Following the model that has been developed, some remarks can be made about the behaviour of piezo elements.

Firstly, in a realistic scenario, the stress (or strain induced stress) in a material does not constantly increase or decrease, but rather shows change over time. As the current $I_{p}$ is proportional to the derivative of the stress, there is no DC current from current source $I_{p}$. In harvesting situations, the constantly changing stress (or strain induced stress), creates a constantly changing $I_{p}$, not only in amplitude but also in polarity. Therefore, a bipolar current and voltage waveforms are present.

Secondly, due to the bipolar waveforms, the parasitic capacitance is constantly charged and discharged. Effort should be put into the recycling of charge present during the cycles to maximize output power. The maximum power point operation is dependent on the chosen converter and is elaborated on in the next chapters.

Lastly, as (random and unpredictable) impulse-based stress or strain inputs may be presented to the piezo element, the to-be harvested current and/or voltage output also has an element of unpredictability.

### 2.5. Energy Harvesting Techniques

This section explores several elements of power conversion for energy harvesting PMICs from photovoltaic, TEG and piezoelectric harvesters. Firstly, PMIC designs for multiple sources are discussed. Secondly, MPPT
algorithms are discussed. Next, several piezo element harvesting techniques are discussed. Lastly, several systematic approaches for an integrated DC/DC converter design are discussed.

### 2.5.1. Multi Source PMICs

A common reason for PMIC design for multiple heterogeneous sources is that different sources generate different amounts of power, and are, therefore, not always be able to supply power. By using a multi-source solution, the availability and stability of the supplied power is be increased [2].

Several of the multi source PMIC designs simply use a rectifier [2-4] or voltage doubler [5,6] to handle the AC input power. Other designs feature an inductor that is used for AC to DC conversion as well as maximum power extraction [7]. When using multiple heterogeneous sources at once, the maximum power extraction condition can be complex, as decisions have to be made on which of the sources to use. However, this is not a relevant subject for a single channel PMIC.

### 2.5.2. MPPT SCHEMES

Maximum power point tracking (MPPT) is essential in most energy harvesting applications, as it ensures that the maximum amount of energy is harvested from the device. One of the more basic methods in this is the FOCV (fractional open circuit voltage), where the energy is harvested at a voltage which is a fraction ( 0.5 for linear DC sources and 0.6 to 0.8 for PV sources) of the open circuit voltage [3-5, 7]. Additionally, a 'Hill-Climbing' (sometimes referred to as 'Perturb and Observe') algorithm can be used, where PMIC configurations are swept to obtain the optimal configuration and extract the maximum amount of power [6]. Many other MPPT algorithms have also been developed [23,24]. MPPT for piezo elements is very dependent on the harvesting technique used, as discussed in the next section.

### 2.5.3. Piezo Element Harvesting Techniques

This section discusses several methods of increasing the amount of energy harvested from piezo elements. In comparing these methods, the piezo model from Figure 2.7 is used, omitting the parasitic parallel resistance $R_{p}$. The simplified model can be used as the dissipation factor of piezoelectric material is generally lower than $2.5 \%$ [25], resulting in only insignificant waveform shifts.

## Full Bridge Rectifier

The methods described in the following sections will be compared to an ideal full bridge rectifier bridge (FBR), sometimes referred to as a full wave rectifier (FWR). This circuit rectifies the AC voltage waveform to a DC harvesting voltage with the value of $V_{h}$, as shown in Figure 2.9. Ideal diodes are assumed with a threshold voltage of 0 V .


Figure 2.9: Piezo element with a full wave rectifier
The voltage and current waveforms resulting from a sinusoidal current $I_{p}$ are shown in Figure 2.10, where $T$ is the period of the sinusoidal piezo current and $t_{h}$ is the time harvesting is started.

- $0 \rightarrow t_{h}$ : The piezo voltage $V_{p}$ starts at $-V_{h}$, but due to the positive piezo current $I_{p}$, no current will flow through the diodes and capacitor $C_{p}$ starts charging up to $V_{h}$.
- $t_{h} \rightarrow 0.5 T$ : The piezo voltage $V_{p}$ has reached $V_{h}$ and diodes $D 1$ and $D 4$ start conducting, thus $I_{h}=I_{p}$.
- $0.5 T \rightarrow 0.5 T+t_{h}$ : The piezo voltage $V_{p}$ starts at $V_{h}$, but due to the negative piezo current $I_{p}$, no current will flow through the diodes and capacitor $C_{p}$ starts discharging down to $-V_{h}$.


Figure 2.10: Full wave rectifier waveforms

- $0.5 T+t_{h} \rightarrow T$ : The piezo voltage $V_{p}$ has reached $-V_{h}$ and diodes $D 2$ and $D 3$ start conducting, thus $I_{h}=-I_{p}$.

During the time that the piezo voltage $V_{p}$ is rebuild ( $0 \rightarrow t_{h}$ and $0.5 T \rightarrow 0.5 T+t_{h}$ ), no current is harvested. The piezo current $I_{p}$ is 'wasted' on rebuilding $V_{p}$. The total charge that the rectifier is not able to harvest for each half-cycle ( $Q_{\text {loss }}$ ) during this rebuilding of the piezo voltage $V_{p}$ is shown in (2.12).

$$
\begin{equation*}
Q_{\text {loss }}=C_{p} \cdot 2 V_{h} \tag{2.12}
\end{equation*}
$$

Several circuit techniques have been developed to increase the amount of charge harvested. These will be discussed next. The first example of this is the switch only rectifier.

## Switch Only Recitifier

In the switch-only rectifier (SOR) [26], switch $S 1$ is added to the circuit. This switch shortly closes during the zero crossing in piezo current, thus helping the rebuilding of the piezo voltage $V_{p}$. The circuit is shown in Figure 2.11 and its waveforms are shown in Figure 2.12.


Figure 2.11: Piezo element with a switch only rectifier

(a) Piezo current waveform $I_{p}$

(b) Piezo voltage waveform $V_{p}$

(c) Harvesting current waveform $I_{h}$

Figure 2.12: Switch only rectifier waveforms

In using this scheme, the time to rebuild the voltage $\left(t_{h}\right)$ is reduced and the charge that cannot be harvested ( $Q_{\text {loss }}$ ) is reduced by four times, as shown in (2.13).

$$
\begin{equation*}
Q_{\text {loss }}=C_{p} \cdot V_{h} \tag{2.13}
\end{equation*}
$$

The lost charge can be reduced further by using a 'Parallel Synchronized Switch Harvesting on Inductor' (PSSHI) scheme.

## Parallel Synchronized Switch Harvesting on Inductor

In the P-SSHI circuit [26] (also reffered to as the Bias-Flip Recifier [27]), not only a switch is added to the rectifier, but also an inductor. The LC resonance of the parasitic piezo capacitance and the inductor is used to harvest the energy remaining in the capacitor after one half-cycle, and recycling that energy to the capacitor for the following half-cycle. As is done in the SOR, the switch is only activated shortly during the zero current crossing of the piezo current. The circuit for the P-SSHI is shown in Figure 2.13 and its waveforms are shown in Figure 2.14.


Figure 2.13: Piezo element with an P-SSHI circuit


Figure 2.14: P-SSHI waveforms
As shown in the waveforms, the negative effect of the parasitic capacitance is almost completely nullified. In an ideal case, during a transition, the piezo voltage $V_{p}$ can be fully restored to its negative equivalent. However, due to the non-zero series resistances of the parasitic capacitance $C_{p}$ and the inductor and the non-zero resistance of the switch, an equivalent RLC circuit is created during the closing of the switch, which has a certain Q-factor. This Q-factor determines the voltage flipping efficiency $\left(\eta_{f l i p}\right)$, that is, the fraction of the original voltage ( $V_{h}$ ) that the parasitic capacitance $C_{p}$ is rebuild to ( $V_{r}$ ) as shown in (2.14). In the exemplar waveforms above, this is assumed to be $90 \%$. The total amount of charge that is lost is now significantly lower, as shown in (2.15).

$$
\begin{gather*}
\eta_{f l i p}=\frac{V_{r}}{V_{h}}  \tag{2.14}\\
Q_{\text {loss }}=C_{p} \cdot\left(1-\eta_{f l i p}\right) \cdot V_{h} \tag{2.15}
\end{gather*}
$$

The disadvantage to using a P-SSHI circuit is that a inductor with a high Q factor is required for an efficient operation. A fully integrated solution is not possible. Therefore, instead of using an inductor to discharge and
recharge the parasitic capacitance $C_{p}$, capacitors can be used, as is done in the 'Flipping Capacitor Rectifier' (FCR) circuit.

Flipping Capacitor Rectifier
In the FCR circuit, one or more capacitors are used to discharge and recharge the parasitic capacitance of a piezo element [28]. This is sometimes also referred to as Synchronized Switch Harvesting on Capacitor (SSHC) [29]. As an example, a 7-phase FCR circuit is shown in Figure 2.15 and its waveforms are shown in Figure 2.16, although the circuit can be adapted for a smaller or larger number of capacitors and phases.


Figure 2.15: Piezo element with an 7-phase FCR circuit


Figure 2.16: 7-phase FCR waveforms
Figure 2.16 d and 2.16e show waveforms zoomed into the transition. These figures show that for a negative to positive transition, the phases $\phi_{1}$ to $\phi_{7}$ are active (where in phase $\phi_{N}$ switches $S N a$ and $S N b$ are conducting), and the reverse happens in the positive to negative transition.

The flipping capacitors ( $C_{1}, C_{2}$ and $C_{3}$ ) that are required for this operation have certain requirements. Firstly, the capacitance of the flipping capacitors needs to be significantly higher than the parasitic capacitance of the piezo element. This results in a more complete charge transfer from the piezo capacitance to the flipping capacitors. Secondly, the connected flipping capacitors need to be precharged to certain voltage levels. In the example above, it is assumed that $C_{1}$ is precharged to $0.75 V_{h}, C_{2}$ is precharged to $0.5 V_{h}$ and $C_{3}$ is precharged to $0.25 V_{h}$.

It should be noted that the flipping capacitors can be realized in different ways, as shown in [30]. One of these is the Split-Phase FCR (SPFCR), where a high number of phases can be realized with a minimal amount of capacitors, by placing capacitors in series, adding more available voltage levels and therefore more phases. This results in a higher voltage flipping efficiency. This can be realized for the example by replacing capacitor $C_{3}$ by a series connection of capacitors $C_{1}$ and $C_{2}$, creating the same flipping voltage of $0.75 V_{h}$.

Equation (2.16) holds for both the charge capturing phases ( $\phi_{1}$ to $\phi_{3}$ ) and the charge releasing phases ( $\phi_{5}$ to $\phi_{7}$ ) since the voltage levels are assumed to be equally spaced by $V_{\text {step }}$. Thus, the charge captured is equal to the charge released from $C_{n}$, and assuming that the voltage on $C_{n}$ remains relatively constant (because $C_{n} \gg C_{p}$ ), the energy that is captured by $C_{n}$ is also equal to the energy released from $C_{n}$. Therefore, the energy in the system after the operation, is the same as before the operation (assuming no dynamic losses from driving the switches).

$$
\begin{equation*}
\Delta Q_{C_{n}}=C_{p} \cdot V_{\text {step }} \tag{2.16}
\end{equation*}
$$

From this, it can be concluded that for $N$ charge capturing steps ( $\phi_{1}$ to $\phi_{4}$ in Figure 2.16 d ) and $N-1$ charge releasing steps ( $\phi_{3}$ to $\phi_{7}$ in Figure 2.16d), a voltage flipping can be achieved without loss of energy. For this $N-1$ voltage levels are to be created with capacitors. The voltage flipping efficiency is as shown in (2.17).

$$
\begin{equation*}
\eta_{\text {flip }}=\frac{V_{r}}{V_{h}}=\frac{V_{h}-V_{\text {step }}}{V_{h}}=\frac{V_{h}-\frac{V_{h}}{N}}{V_{h}}=\frac{N-1}{N} \tag{2.17}
\end{equation*}
$$

Assuming that the time taken to flip the voltage is much shorter than the period of the piezo current sinusoid ( $t_{\text {flip }} \ll T$ ), the same equation for charge loss can be used as for the P-SSHI circuit (2.15).

## Harvested Power

Ideally all of the piezo current is harvested. This theoretically available power is given by (2.18). For each of the converters, in each half-cycle, some of the available current/charge per cycle is not harvested, depicted as $Q_{\text {loss. }}$. This results in an amount of power that is not harvested (lost) as shown in (2.19). A general equation for the total harvested power $P_{h}$ is then found by subtracting $P_{\text {loss }}$ from $P_{\text {out }, \text { max }}$ as shown in (2.20). For the full wave rectifier $\eta_{f l i p}$ is equal to -1 (as the voltage is not flipped) and for the switch only rectifier $\eta_{f l i p}$ is equal to 0 . In these equations, $f_{e x}$ is the excitation frequency of the piezo element. Thus this is also the frequency of the piezo current $I_{p}$.

$$
\begin{gather*}
P_{\text {out }, \text { max }}=V_{h} \cdot I_{\text {avg }}=V_{h} \cdot I_{\text {max }} \cdot \frac{2}{\pi}  \tag{2.18}\\
P_{\text {loss }}=2 f_{\text {ex }} \cdot V_{h} \cdot Q_{\text {loss }}=2 \cdot f_{\text {ex }} \cdot V_{h} \cdot C_{p} \cdot\left(1-\eta_{f l i p}\right) \cdot V_{h}  \tag{2.19}\\
P_{h}=P_{\text {out }, \text { max }}-P_{\text {loss }}=V_{h} \cdot I_{\text {max }} \cdot \frac{2}{\pi}-V_{h}^{2} \cdot 2 \cdot f_{e x} \cdot C_{p} \cdot\left(1-\eta_{\text {flip }}\right) \tag{2.20}
\end{gather*}
$$

### 2.5.4. DC/DC CONVERTERS

As shown in Section 2.4, the output characteristics of DC harvesting sources are such that there is an optimal output voltage (the maximum power point output voltage) at which the maximum available amount of power is outputted. Generally, this is not the same voltage as the storage device. A DC-to-DC voltage conversion is required to ensure that the output voltage of the harvester is at its maximum power point (MPP) output voltage. This section discusses several examples of DC-to-DC power converters found in the literature.

## Capacitive and Inductive Power Converters

In the electrical domain, two types of elements are generally used to store or convert energy: the capacitor and the inductor. Subsequently, in the area of DC-to-DC voltage converters three main methods can be distinguished. Firstly, there are switched-capacitor power converters (SCPCs) - sometimes referred to as charge pumps - that use capacitors to convert power. Secondly, inductive power converters use inductors to convert power. A third method is using a hybrid converter in which capacitors and inductors are combined to convert power.
As off-chip components are to be avoided, on-silicon inductors have to be implemented when opting for an inductive or hybrid power converter. This introduces difficulties in terms of inductance values, series
resistance and parasitic capacitance. This is the reason that SCPCs are more suitable for integrated power conversion in low-power applications ( $<100 \mathrm{~mW}$ ) [31].

Inductive power converters can achieve any conversion ratio (within the limits, e.g. that of the silicon technology), but this is not the case for SCPCs. For SCPCs, the number of conversion ratios and the maximum and minimum conversion ratio is limited by the amount of capacitors used [32]. Table 2.1 shows these fundamental limitations. This limits its ability to match the maximum power point voltage at the input to the output voltage.

Table 2.1: Maximum voltage conversion ratio (VCR) for given number of phases ( $N_{\phi}$ ) and floating capacitors ( $N_{C}$ ) [33]

| $N_{\phi}$ | $N_{C}$ | 1 | 2 | 3 |
| :---: | :---: | :---: | :---: | :---: |
| 2 | 2 | 3 | 5 | 8 |
| 3 | 2 | 4 | 7 | 13 |
| 4 | 2 | 4 | 8 | 15 |
| 5 | 2 | 4 | 8 | 16 |

## Reconfigurable SCPC Topologies

It is desirable that the maximum power point can be obtained for a wide input voltage range. Therefore, a number of conversion ratios should be achieved. If more conversion ratios are available, the MPP output voltage of the harvester can be matched with more precision, achieving a higher output power for the same input conditions. For an SCPC design with many conversion ratios, it is desired to be able to systematically reconfigure the SCPC, meaning that not individual topologies are combined by reusing switches and capacitors, but rather that individual switched capacitor cells can be configured in different ways to achieve multiple conversion ratios. Several topologies exist that are reconfigurable in this way to achieve multiple conversion ratios.

## Recursive Switched Capacitor Converter

[34] presents a step-down (buck) SCPC topology that is reconfigurable to achieve $2^{N}-1$ conversion ratios. This so-called 'Recursive Switched-Capacitor' (RSC) converter consist of $N 2: 1$ switched capacitor cells with reconfigurable interconnections each containing one floating capacitor. The range of possible conversion ratios $(M)$ is given in (2.21).

$$
\begin{equation*}
M=\frac{n}{2^{N}} \quad n=1,2,3, \ldots, 2^{N}-2,2^{N}-1 \tag{2.21}
\end{equation*}
$$

The inverse conversion ratios can be achieved easily by substituting the input for the output and vice-versa.

## Canonical Switched Capacitor Converter

[32] shows the design of a two-phase buck-boost SCPC topology that is reconfigurable to achieve a large set of conversion ratios. The design is considered to be canonical for which several requirements are given:

- "It is a reconfigurable circuit and can realize all theoretically attainable ratios." The theoretically attainable ratios are given in (2.22), where $P[k]$ and $Q[k]$ can be any number in the Fibonacci series: $F_{k}$, where $k \leq N_{C}+2$ (the number of capacitor cells used).
- "The said realizations are not necessarily unique."
- "It contains the minimum number of circuit components needed". The design only takes capacitors into account for this criterion.
- "It takes the form of expandable modular blocks."

$$
\begin{equation*}
M=\frac{P[k]}{Q[k]} \tag{2.22}
\end{equation*}
$$

This design achieves a larger set of conversion ratios than the RSC converter and the ability to boost the input voltage as well, but it does not reach the minimum and maximum conversion ratios ( $2^{-N}$ and $2^{N}$ ). The reason is these conversion ratios can only be reached when the number of phases exceeds the number of floating capacitors (see Table 2.1).

### 2.6. CONCLUSION

Figure 2.17 visualizes and summarizes the choices made which led to the final design context and its challenges. The previous sections have explained why energy harvesting is a suitable way of powering IoT nodes and why solar, thermal and mechanical energy are most interesting for energy harvesting for IoT nodes. It was also found that the photovoltaic effect, the Seebeck effect and the piezoelectric effect were the most suitable for each of the energy sources. Additionally, the behaviour and challenges related to the generators for each of these effects were discussed. Lastly, power conversion techniques for the different types of harvesters were discussed.



Figure 2.17: The design context flow chart

## System OUTLINE

### 3.1. Introduction

Chapter 2 has shown which harvesting sources should be supported by the PMIC, as well as the required harvesting interfaces. This chapter introduces the complete system. It discusses the design features, overview and its modelling. The subsequent chapters will elaborate on the specifics of the subsystems of the design.

### 3.2. Design Features

This section highlights several of the design features that are to be implemented in the system. Figure 3.1 summarizes the design choices for these features.

## Voltage Conversion

A DC-to-DC voltage conversion with a configurable voltage conversion ratio is required to achieve a power conversion as close as possible to the maximum power point. The conversion ratio should be significantly high to convert the low output voltage of TEGs.

As shown in Section 2.5.4, an inductive or hybrid approach is undesirable as both require an inductor. For the capacitors used in the SCPC, three approaches are possible. Firstly, fully integrated (on-silicon) capacitors can be used, but due to their limited capacitance per area, they are unsuitable to convert a large amount of power efficiency. Secondly, off-chip capacitors can be used, but this is undesirable due to the increase in PCB footprint and number of pins. Lastly, in-package capacitors can be used in the form of minimum size SMD capacitors. These offer both a high capacitance, but no increase in PCB footprint. The downside of using these capacitors is that it complicates fabrication.

## Rectification

Voltage rectification is required for compatibility with the bipolar voltage and current waveforms of the piezo element. Rectification in the electrical domain can be done using a passive diode rectifier or active bipolar switches, however this introduces a significant voltage drop. Therefore, the voltage rectification needs be done using an active MOS rectifier, which can be designed such that it introduces only a small voltage drop.

## Voltage Flipping

The effects of the parasitic capacitance of piezo elements should be limited by implementing a voltage flipping circuit as shown in Section 2.5.3. A capacitor based approach is implemented in this work as the use of inductors is to be avoided. The SPFCR is used as a reference, since it optimizes voltage flipping ability for a limited number of capacitors. External (in-package) capacitors are used to fulfil the requirement that $C_{n} \gg C_{p}$.

## Maximum Power Point Tracking

Due to the capacitive and bipolar behaviour of piezo elements, the harvesting method for piezo elements is different from DC sources and therefore the MPPT algorithm is different from a DC MPPT algorithm ${ }^{1}$.

[^1]High Level Design
Design Context



Figure 3.1: Design features flow chart

As such, an algorithm for maximum power point tracking (MPPT) of piezo elements should be developed. This also introduces a need for source differentiation, to determine which MPPT algorithm should have control over the power conversion modules.

### 3.3. Design Overview

Figure 3.2 shows the design overview, which consists of seven subsystems. This section discusses these subsystems and their purpose shortly.


Figure 3.2: Design overview (not shown: internal current \& voltage references and supply \& ground connections for subsystems)

## Controller \& Debug

A finite state machine and other logic blocks are used to control the subsystems. External inputs for the control are the general clock signal (CLK), the clock and low-power mode enable for SCPC operations in DC source mode, a voltage reference, a current reference and $\vec{a}$ and $\vec{b}$ that are use to set the SCPC conversion ratio when a DC source is connected. Additionally, a debug module enables the user to manipulate the normal operation of the system to improve the testability of the design.

## Source Differentiation Circuit

The PMIC requires different types of operations for the two different types of sources (piezo element sources and DC sources). For this reason, a source differentiation circuit is required. This subsystem receives an enable from the controller and outputs a signal that denotes whether a DC source of piezo source is connected.

## Current Sensing Rectifier \& Bypass

Switches $S 1$ to $S 4$ make up the full bridge rectifier, that rectifies the harvester voltage in case a piezo element is attached. It receives controlling signals from the controller and outputs a signal that specifies the sign of the current through the rectifier, as this is required to detect a zero-current crossing (ZCC), which is required for the voltage flipping operations. Switch $S 5$ is used to bypass the rectifier, providing a conduction path with a lower resistance between $V_{\text {har } \nu^{+}}$and $V_{\text {rect }}$ in case a DC source is attached.

## SCPC \& Voltage Flip Switches

This subsystem contains the switches that are used in the SCPC and during the voltage flipping operations. The external floating capacitors $C_{f 1}$ to $C_{f 4}$ and 22 of the 28 switches make up the SCPC and preform the voltage conversion between the (rectified) harvester voltage and the battery voltage. The six additional switches are implemented, such that any series connection of the floating capacitors can be presented at the input terminal, which provides the voltage steps for the voltage flipping operation. A signal for each switch is send by the controller.

## Auxiliary Supply

The auxiliary supply selects either the input or output of the SCPC to be the highest voltage in the circuit. For this, either switch $S 6$ or switch $S 7$ connects an external capacitor to the proper SCPC terminal, based on a signal from the controller. This circuit is required for ESD protection purposes (see Section 4.5.2) and for presenting an input capacitance to the SCPC when a piezo element source is attached (see Section) 5.8).

## Active 5V Protection

This circuit ensures that the highest voltage in the circuit (the voltage of the auxiliary supply) does not exceed the 5 V limit, which is imposed by the use of 5 V tolerant devices. If this voltage is exceeded, it is able to sink current from the auxiliary supply node, such that the voltage drops. The subsystem may receive an input from the controller to disable this feature and outputs a signal which informs the controller when this over-voltage protection mechanism is activated.

## Piezo M-Setting

This subsystem implements the MPPT algorithm for piezo energy harvesting. It sends the controller the conversion ratio $(M)$ that is required for efficient energy conversion. The optimal conversion ratio is determined by the voltage of the connected battery.

### 3.4. Design Modelling

The modelling of the design is an important step in the design procedure. It does not only give an insight in the expected performance of the design, but also enables optimization of circuit parameters and awareness of the trade-offs that come with the design. For this design, equivalent models of subsystems are established and combined to model the complete design.

Figures 3.3a and 3.3b shows the equivalent models for a linear DC source (TEG) and piezo element source respectively. The equivalent circuits for both harvesting elements were used, as found in Section 2.4. The rectifier and bypass are characterized by the on-resistances of the transistors used and Chapter 4 develops a model for the SCPC. Lastly, the current consumption of the logic and other support subsystems is taken from the battery. The developed model is used to optimize the design and estimate its performance, which is compared to simulation results in Chapter 7. MATLAB is used to evaluate these equivalent circuits for a range of operating conditions.

(b)

Figure 3.3: Equivalent model for DC source mode (a) and piezo source mode (b)

### 3.5. LAYOUT

Figure 3.4 shows the layout of the designed integrated circuit. The active die area (chip area excluding the padring) measures $1360 \mu \mathrm{~m}$ by $1560 \mu \mathrm{~m}$ for a total area of $2.12 \mathrm{~mm}^{2}$. The full chip measures $1600 \mu \mathrm{~m}$ by $1800 \mu \mathrm{~m}$ for a total area of $2.88 \mathrm{~mm}^{2}$.


Figure 3.4: Layout of the designed integrated circuit

### 3.6. CONCLUSION

This concludes the system outline in which the design features and overview of the subsystems were given. Additionally, the importance of modelling the design was highlighted.

The following chapters will describe the design procedure and implementation in detail. Chapter 4 discusses the design and implementation of the SCPC, including the auxiliary supply and over-voltage protection circuits. Chapter 5 shows the combined design and implementation of the rectifier and voltage flipping operation, as well as the conversion ratio setting circuit for piezo element harvesting. Lastly, Chapter 6 discusses the control and debug design, including the source differentiation circuit.

## 4

## SCPC DESIGN

### 4.1. INTRODUCTION

This chapter discussed the design of a novel switched-capacitor power converter (SCPC). Firstly, the SCPC topology and its analysis are discussed. Secondly, the implementation of the design is discussed. Lastly, two protection circuits are added and the chapter is concluded.

## Modelling and Optimization

In the design procedure, multiple types of losses are considered to evaluate and optimize the design, such that the output power is maximized. These losses have been visualized in Figure 4.1. The behaviour of the system is analysed with equivalent circuits, which includes these losses:

- The first type of output power reduction is MPP mismatch, in which the power converter is configured such that the less than the MPP power flows into the power converter.
- The second power loss is conduction losses in the SCPC: power loss due to the finite resistance of the switches and the transfer of charge between the capacitors in the SCPC.
- Thirdly, the switches in SCPC (CMOS devices) require power to turn on and off as the gates of the CMOS devices need to be charged and discharged in this process.
- Lastly, losses in the control circuit eat away at the power provided by the source.


Figure 4.1: Power lost in a harvesting setup with an SCPC

## Average Model for SCPCs

In [35] an equivalent model is given that describes the DC behaviour of a switched capacitor power converter, in which $M$ is the voltage gain or conversion ratio and $R_{\text {out }}$ is the output resistance that is associated with the voltage drop and some of the energy loss in the converter. The model is shown in Figure 4.2. This model and the equivalent models of the harvesters will be used to evaluate the performance of the SCPC.


Figure 4.2: SCPC Average Model

### 4.2. Topology and Analysis

This section discusses the topology and analysis of the novel SCPC.

### 4.2.1. 5-PHASE SCPC

One of the requirements for the power converter is that a high conversion ratio is achieved (see Section 3.1). It has been shown that a larger number of capacitors will give a higher maximum achievable conversion ratio (Table 2.1). However, design complexity and footprint increases with the number of capacitors. Regarding this trade-off, it is decided that there are four floating capacitors are available for the SCPC. In order to achieve the maximum conversion ratio ( $M=16$ ) for four floating capacitors, a 5-phase SCPC is required.


Figure 4.3: SCPC Circuit for $M=16$

Table 4.1: Switch activation for the $5-$ phase $M=16-$ SCPC ( $1=$ closed; $0=$ open $)$

| SC Cell: |  | 1 |  | 3 |  | 3 |  | 4 |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Switch |  | $S_{1-1}$ | $S_{1-2}$ | $S_{2-1}$ | $S_{2-2}$ | $S_{3-1}$ | $S_{3-2}$ | $S_{4-1}$ | $S_{4-2}$ | $S_{5}$ |
|  | $S_{1-3}$ |  | $S_{2-3}$ |  | $S_{3-3}$ |  | $S_{4-3}$ |  |  |  |
| 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |
| 2 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 |  |
| 3 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 |  |
| 4 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 0 |  |
| 5 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 1 |  |

It is desirable to at least attain the maximum conversion ratio. A converter that achieves this, is given in Figure 4.3. Following the switch activation scheme given in Table 4.1, the charge flows in the SCPC can be defined (also shown in Figure A. 4 in Appendix A.3). Assuming a steady state condition, the net charge through a floating capacitor should be zero ( $\sum q_{C_{i}}=0$ ). The following charge equalities can be defined:

$$
\begin{gather*}
\sum q_{C_{4}}=q_{4}-q_{5}=0  \tag{4.1}\\
\sum q_{C_{3}}=q_{3}-q_{4}-q_{5}=0  \tag{4.2}\\
\sum q_{C_{2}}=q_{2}-q_{3}-q_{4}-q_{5}=0  \tag{4.3}\\
\sum q_{C_{1}}=q_{1}-q_{2}-q_{3}-q_{4}-q_{5}=0 \tag{4.4}
\end{gather*}
$$

From (4.1) to (4.4), it can be concluded that:

$$
\begin{gather*}
q_{4}=q_{5}  \tag{4.5}\\
q_{3}=2 \cdot q_{5}  \tag{4.6}\\
q_{2}=4 \cdot q_{5}  \tag{4.7}\\
q_{1}=8 \cdot q_{5} \tag{4.8}
\end{gather*}
$$

From (4.5) to (4.8), it can be concluded that:

$$
\begin{gather*}
q_{i}=q_{1}+q_{2}+q_{3}+q_{4}+q_{5}=16 \cdot q_{5}  \tag{4.9}\\
q_{o}=q_{5} \tag{4.10}
\end{gather*}
$$

Assuming a lossless conversion, where $V_{i} \cdot q_{i}=V_{o} \cdot q_{o}$, the conversion ratio ( $M$ in the average model) can be found:

$$
\begin{equation*}
M=\frac{V_{o}}{V_{i}}=\frac{q_{i}}{q_{o}}=\frac{16 \cdot q_{5}}{q_{5}}=16 \tag{4.11}
\end{equation*}
$$

With this charge flow analysis, it has been proven that a conversion ratio of $M=16$ is achieved indeed.

### 4.2.2. Increased Reconfigurability



Figure 4.4: Highly configurable SCPC Circuit
Inspired by [32], the SCPC can be made highly configurable by manipulating the available voltage nodes. Figure 4.4 shows the SCPC with manipulative voltage nodes. The same switch activation scheme is applied, therefore the same charge flows are present. Equations (4.12) to (4.17) show the charge flowing into the respective nodes.

$$
\begin{gather*}
q_{N 1}=-16 \cdot q_{5}  \tag{4.12}\\
q_{N 2}=8 \cdot q_{5}  \tag{4.13}\\
q_{N 3}=4 \cdot q_{5}  \tag{4.14}\\
q_{N 4}=2 \cdot q_{5}  \tag{4.15}\\
q_{N 5}=q_{5}  \tag{4.16}\\
q_{N 6}=q_{5} \tag{4.17}
\end{gather*}
$$

The charges that have been found can now be chosen to be part of the input charge, the output charge or ground charge by connecting the respective node to $V_{i}, V_{o}$ or ground. Now $q_{i}, q_{o}$ and $M$ are as follows:

$$
\begin{gather*}
q_{i}=\vec{a} \bullet\left[16 q_{5},-8 q_{5},-4 q_{5},-2 q_{5},-q_{5},-q_{5}\right]  \tag{4.18}\\
q_{o}=\vec{b} \bullet\left[-16 q_{5}, 8 q_{5}, 4 q_{5}, 2 q_{5}, q_{5}, q_{5}\right]  \tag{4.19}\\
M=\frac{q_{i}}{q_{o}}=\frac{\vec{a} \bullet[16,-8,-4,-2,-1,-1] \cdot q_{5}}{\vec{b} \bullet[-16,8,4,2,1,1] \cdot q_{5}}=-\frac{\vec{a} \bullet \vec{q}_{r}}{\vec{b} \bullet \vec{q}_{r}} \tag{4.20}
\end{gather*}
$$

Vectors $\vec{a}$ and $\vec{b}$ are logical vectors that are made up of logical components $a_{1} \rightarrow a_{6}$ and $b_{1} \rightarrow b_{6}$ respectively. $a_{n}=1$ if voltage node $V_{n}$ is connected to $V_{i}$ and $a_{n}=0$ otherwise. $b_{n}=1$ if voltage node $V_{n}$ is connected to $V_{o}$ and $b_{n}=0$ otherwise. Both values cannot be one, as a voltage node should not be connected to $V_{i}$ and $V_{o}$ at the same time. If voltage node $V_{n}$ is connected to ground, both $a_{n}$ and $b_{n}$ are zero. $\vec{q}_{r}$ is the vector of relative charge flows: $[16,-8,-4,-2,-1,-1]$.

Voltage node $V_{n}$ can be connected to one of the three possible nodes. This creates ( $\left.6^{3}=\right) 729$ theoretical configurations. An analysis in Matlab has shown that 178 unique conversion ratio are found, of which 119 give a positive conversion ratio. A complete list of the positive conversion ratios can be found in Table 4.2.

Table 4.2: List of positive conversion ratios for the designed SCPC

| $\frac{1}{16}$ | $\frac{1}{15}$ | $\frac{1}{14}$ | $\frac{1}{13}$ | $\frac{1}{12}$ | $\frac{1}{11}$ | $\frac{1}{10}$ | $\frac{1}{9}$ | $\frac{1}{8}$ | $\frac{2}{15}$ | $\frac{1}{7}$ | $\frac{1}{6}$ | $\frac{2}{11}$ | $\frac{3}{16}$ | $\frac{1}{5}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\frac{1}{4}$ | $\frac{4}{15}$ | $\frac{3}{11}$ | $\frac{2}{7}$ | $\frac{4}{13}$ | $\frac{5}{16}$ | $\frac{1}{3}$ | $\frac{5}{14}$ | $\frac{3}{8}$ | $\frac{5}{13}$ | $\frac{2}{5}$ | $\frac{3}{7}$ | $\frac{7}{16}$ | $\frac{7}{15}$ | $\frac{1}{2}$ |
| $\frac{8}{15}$ | $\frac{9}{16}$ | $\frac{4}{7}$ | $\frac{3}{5}$ | $\frac{8}{13}$ | $\frac{5}{8}$ | $\frac{9}{14}$ | $\frac{2}{3}$ | $\frac{11}{16}$ | $\frac{9}{13}$ | $\frac{5}{7}$ | $\frac{8}{11}$ | $\frac{11}{15}$ | $\frac{3}{4}$ | $\frac{4}{5}$ |
| $\frac{13}{16}$ | $\frac{9}{11}$ | $\frac{5}{6}$ | $\frac{6}{7}$ | $\frac{13}{15}$ | $\frac{7}{8}$ | $\frac{8}{9}$ | $\frac{9}{10}$ | $\frac{10}{11}$ | $\frac{11}{12}$ | $\frac{12}{13}$ | $\frac{13}{14}$ | $\frac{14}{15}$ | $\frac{15}{16}$ | $\frac{1}{1}$ |
| $\frac{16}{15}$ | $\frac{15}{14}$ | $\frac{14}{13}$ | $\frac{13}{12}$ | $\frac{12}{11}$ | $\frac{11}{10}$ | $\frac{10}{9}$ | $\frac{9}{8}$ | $\frac{8}{7}$ | $\frac{15}{13}$ | $\frac{7}{6}$ | $\frac{6}{5}$ | $\frac{11}{9}$ | $\frac{16}{13}$ | $\frac{5}{4}$ |
| $\frac{4}{3}$ | $\frac{15}{11}$ | $\frac{11}{8}$ | $\frac{7}{5}$ | $\frac{13}{9}$ | $\frac{16}{11}$ | $\frac{3}{2}$ | $\frac{14}{9}$ | $\frac{8}{5}$ | $\frac{13}{8}$ | $\frac{5}{3}$ | $\frac{7}{4}$ | $\frac{16}{9}$ | $\frac{15}{8}$ | $\frac{2}{1}$ |
| $\frac{15}{7}$ | $\frac{16}{7}$ | $\frac{7}{3}$ | $\frac{5}{2}$ | $\frac{13}{5}$ | $\frac{8}{3}$ | $\frac{14}{5}$ | $\frac{3}{1}$ | $\frac{16}{5}$ | $\frac{13}{4}$ | $\frac{7}{2}$ | $\frac{11}{3}$ | $\frac{15}{4}$ | $\frac{4}{1}$ | $\frac{5}{1}$ |
| $\frac{16}{3}$ | $\frac{11}{2}$ | $\frac{6}{1}$ | $\frac{7}{1}$ | $\frac{15}{2}$ | $\frac{8}{1}$ | $\frac{9}{1}$ | $\frac{10}{1}$ | $\frac{11}{1}$ | $\frac{12}{1}$ | $\frac{13}{1}$ | $\frac{14}{1}$ | $\frac{15}{1}$ | $\frac{16}{1}$ |  |

It can be observed that the conversion ratios larger than 1 are the inverse of the conversion ratios smaller than 1. It is also found that the set of the fractions smaller than or equal to 1 is a subset of the Farey sequence of the order 16 (see Table 4.3). Although any denominator or numerator can be made with $\vec{a} \bullet \vec{q}_{r}$ and $\vec{b} \bullet \vec{q}_{r}$, the full Farey sequence is not available for this converter. This limitation is caused by the fact that $a_{n}=1 \& b_{n}=1$ cannot give a valid configuration. A total of 12 non-zero fraction from the Farey sequence are not part of the list of positive conversion ratios.

Table 4.3: Elements in the Farey Sequence of the order 16

| $\frac{0}{1}$ | $\frac{1}{16}$ | $\frac{1}{15}$ | $\frac{1}{14}$ | $\frac{1}{13}$ | $\frac{1}{12}$ | $\frac{1}{11}$ | $\frac{1}{10}$ | $\frac{1}{9}$ | $\frac{1}{8}$ | $\frac{2}{15}$ | $\frac{1}{7}$ | $\frac{2}{13}$ | $\frac{1}{6}$ | $\frac{2}{11}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\frac{3}{16}$ | $\frac{1}{5}$ | $\frac{3}{14}$ | $\frac{2}{9}$ | $\frac{3}{13}$ | $\frac{1}{4}$ | $\frac{4}{15}$ | $\frac{3}{11}$ | $\frac{2}{7}$ | $\frac{3}{10}$ | $\frac{4}{13}$ | $\frac{5}{16}$ | $\frac{1}{3}$ | $\frac{5}{14}$ | $\frac{4}{11}$ |
| $\frac{3}{8}$ | $\frac{5}{13}$ | $\frac{2}{5}$ | $\frac{5}{12}$ | $\frac{3}{7}$ | $\frac{7}{16}$ | $\frac{4}{9}$ | $\frac{5}{11}$ | $\frac{6}{13}$ | $\frac{7}{15}$ | $\frac{1}{2}$ | $\frac{8}{15}$ | $\frac{7}{13}$ | $\frac{6}{11}$ | $\frac{5}{9}$ |
| $\frac{9}{16}$ | $\frac{4}{7}$ | $\frac{7}{12}$ | $\frac{3}{5}$ | $\frac{8}{13}$ | $\frac{5}{8}$ | $\frac{7}{11}$ | $\frac{9}{14}$ | $\frac{2}{3}$ | $\frac{11}{16}$ | $\frac{9}{13}$ | $\frac{7}{10}$ | $\frac{5}{7}$ | $\frac{8}{11}$ | $\frac{11}{15}$ |
| $\frac{3}{4}$ | $\frac{10}{13}$ | $\frac{7}{9}$ | $\frac{11}{14}$ | $\frac{4}{5}$ | $\frac{13}{16}$ | $\frac{9}{11}$ | $\frac{5}{6}$ | $\frac{11}{13}$ | $\frac{6}{7}$ | $\frac{13}{15}$ | $\frac{7}{8}$ | $\frac{8}{9}$ | $\frac{9}{10}$ | $\frac{10}{11}$ |
| $\frac{11}{12}$ | $\frac{12}{13}$ | $\frac{13}{14}$ | $\frac{14}{15}$ | $\frac{15}{16}$ | $\frac{1}{1}$ |  |  |  |  |  |  |  |  |  |

## Switch Arrangement

In the implementation, $V_{n}$ is connected to $V_{i}, V_{o}$ or ground with the help of three separate switches. Figure 4.5 shows the circuit schematic for the SCPC derived from Figure 4.4. Connection from node N1 and $N 6$ to ground were not required to realise all positive conversion ratios, and were therefore omitted in the implementation.


Figure 4.5: Implementation of the highly configurable SCPC Circuit

### 4.2.3. LOSS ANALYSIS

For this highly configurable SCPC, two types of losses are considered: conduction losses (as shown in the average model) and switching losses.

## Conduction Losses

The conduction losses in the two types elements (capacitors \& switch on-resistances) are considered create two independent types of conduction losses in two limits: The Slow Switching Limit (SSL) and the Fast Switching Limit (FSL) [36].

## Slow Switching Limit: $R_{S S L}$

The SSL losses are characterized by the charging and discharging of the capacitors. The energy lost in charging a capacitor from a different potential (e.g. a voltage source or a second capacitor) is dependent on the charge flow through the capacitor $(q)$ and the capacitance value $(C)$ as shown in (4.21). The losses for each capacitor and each phase are summed to find the total energy loss in one switching cycle in (4.22). The SSL conduction losses are found in (4.23), where $T_{s w}$ is the time taken for one switching cycle and $f_{s w}=T_{s w}^{-1}$.

$$
\begin{equation*}
E_{l o s s_{C}}=\frac{1}{2} \cdot \frac{q^{2}}{C} \tag{4.21}
\end{equation*}
$$

$$
\begin{align*}
E_{S S L} & =\sum_{i=1}^{N_{C}} \sum_{\phi=1}^{N_{\phi}}\left(\frac{1}{2} \cdot \frac{q_{C_{i}, \phi}^{2}}{C_{i}}\right) \\
& =\frac{1}{2} \cdot\left(\frac{\sum_{\phi=1}^{5} q_{\phi}^{2}}{C_{1}}+\frac{\sum_{\phi=2}^{5} q_{\phi}^{2}}{C_{2}}+\frac{\sum_{\phi=3}^{5} q_{\phi}^{2}}{C_{3}}+\frac{\sum_{\phi=4}^{5} q_{\phi}^{2}}{C_{4}}+\right)  \tag{4.22}\\
& =\frac{1}{2} \cdot\left(\frac{86 \cdot q_{5}^{2}}{C_{1}}+\frac{22 \cdot q_{5}^{2}}{C_{2}}+\frac{6 \cdot q_{5}^{2}}{C_{3}}+\frac{2 \cdot q_{5}^{2}}{C_{4}}\right) \\
= & q_{5}^{2} \cdot\left(\frac{43}{C_{1}}+\frac{11}{C_{2}}+\frac{3}{C_{3}}+\frac{1}{C_{4}}\right) \\
& R_{S S L}=\frac{E_{S S L}}{T_{s w} \cdot I_{\text {out }}^{2}}=\frac{E_{S S L} \cdot T_{s w}}{q_{o u t}^{2}}=\frac{E_{S S L}}{f_{s w} \cdot q_{o u t}^{2}} \\
& =\frac{q_{5}^{2}}{f_{s w} \cdot q_{o u t}^{2}} \cdot\left(\frac{43}{C_{1}}+\frac{11}{C_{2}}+\frac{3}{C_{3}}+\frac{1}{C_{4}}\right)  \tag{4.23}\\
& =\frac{1}{f_{s w} \cdot\left(\vec{b} \cdot \vec{q}_{r}\right)^{2}}\left(\frac{43}{C_{1}}+\frac{11}{C_{2}}+\frac{3}{C_{3}}+\frac{1}{C_{4}}\right)
\end{align*}
$$

Two scenarios are considered for the determination of capacitor sizes: limited total floating capacitance and limited individual floating capacitance.

A limit on the total floating capacitance may be present when on-silicon capacitors are considered, but this is not the case in this design. A limit on total floating capacitance could also be present when a certain SCPC settling time is required, for example, for an MPPT algorithm. Since the DC MPPT algorithm is not considered in this design, it is assumed that there is no limit on the total floating capacitance.

However, a limit on the individual floating capacitance is present in this design. An solution which can be integrated one package is preferred for this design. Therefore, a maximum individual capacitance of $1 \mu F$ is assumed, as this allows the option to bond-wire gold-plated SMD capacitor with a size of 1 mm by 0.5 mm to the IC inside the package [37]. Equation (4.24) describes the minimal SSL conduction resistance, where $C_{f}$ is the capacitance of one floating capacitor.

$$
\begin{equation*}
R_{S S L}=\frac{58}{C_{f} \cdot f_{s w}} \cdot\left(\vec{b} \bullet \vec{q}_{r}\right)^{-2} \tag{4.24}
\end{equation*}
$$

Fast Switching Limit: $R_{F S L}$
The FSL losses are characterized by the on-resistance of the switches that are used. The FSL losses are dominant over the SSL losses for higher switching frequencies, because the charging and discharging of the capacitors is limited by the on-resistance of the involved switches. The conduction losses occur because of the charge flow through the equivalent on-resistances of the switching devices. Equation 4.25 shows the energy that is lost in one cycle in the fast switching limit. $R_{e q, \phi}$ is the sum of switch resistances that $q_{\phi}$ encounters. $T_{\phi}$ is the total time of phase $\phi . r_{T, \phi}$ is the phase time taken for phase $\phi$ relative to the total time for taken for all 5 phases $\left(T_{s w}\right) . r_{q, \phi}$ is the charge in phase $\phi$ relative to $q_{5}: \vec{r}_{q}=[8,4,2,1,1] . R_{e q}$ is the sum of switch resistances that $q_{\phi}$ encounters. This is dependent on the switch configuration ( $\vec{a}$ and $\vec{b}$ ) that is used.

$$
\begin{gather*}
E_{F S L}=\sum_{\phi=1}^{N_{\phi}}\left(R_{e q, \phi} \cdot \frac{q_{\phi}^{2}}{T_{\phi}}\right)=\frac{q_{5}^{2}}{T_{s w}} \cdot \sum_{\phi=1}^{N_{\phi}}\left(R_{e q, \phi} \cdot \frac{r_{q}^{2}}{r_{T, \phi}}\right)  \tag{4.25}\\
R_{F S L}=\frac{E_{F S L}}{T_{s w} \cdot I_{o u t}^{2}}=\frac{E_{F S L} \cdot T_{s w}}{q_{\text {out }}^{2}}=\frac{q_{5}^{2}}{q_{\text {out }}^{2}} \cdot \sum_{\phi=1}^{N_{\phi}}\left(R_{e q, \phi} \cdot \frac{r_{q}^{2}}{r_{T, \phi}}\right)=\left(-\vec{b} \bullet \vec{q}_{r}\right)^{-2} \cdot \sum_{\phi=1}^{N_{\phi}}\left(R_{e q, \phi} \cdot \frac{r_{q}^{2}}{r_{T, \phi}}\right) \tag{4.26}
\end{gather*}
$$

The five relative phase times are considered to be equal to each other ( $r_{T, i}=0.2$ ), such that the FSL resistance is shown by (4.27):

$$
\begin{equation*}
R_{F S L}=5 \cdot\left(\vec{b} \bullet \vec{q}_{r}\right)^{-2} \cdot \sum_{\phi=1}^{N_{\phi}}\left(R_{e q, \phi} \cdot r_{q}^{2}\right) \tag{4.27}
\end{equation*}
$$

$\vec{c}$ shows whether node $V_{i}$ is connected to ground and is mathematically defined as: $\vec{c}=1-\vec{a}-\vec{b}$. The components of the sum of equivalent resistances can be written out as follows:

$$
\begin{gather*}
R_{e q, 1}=R_{1} \cdot a_{1}+R_{2} \cdot b_{1}+R_{3} \cdot a_{2}+R_{4} \cdot b_{2}+R_{5} \cdot c_{2}  \tag{4.28}\\
R_{e q, 2}=R_{3} \cdot a_{1}+R_{4} \cdot b_{1}+R_{6}+R_{8} \cdot a_{3}+R_{9} \cdot b_{3}+R_{10} \cdot c_{3}  \tag{4.29}\\
R_{e q, 3}=R_{3} \cdot a_{1}+R_{4} \cdot b_{1}+R_{7}+R_{11}+R_{13} \cdot a_{4}+R_{14} \cdot b_{4}+R_{15} \cdot c_{4}  \tag{4.30}\\
R_{e q, 4}=R_{3} \cdot a_{1}+R_{4} \cdot b_{1}+R_{7}+R_{12}+R_{16}+R_{18} \cdot a_{5}+R_{19} \cdot b_{5}+R_{20} \cdot c_{5}  \tag{4.31}\\
R_{e q, 5}=R_{3} \cdot a_{1}+R_{4} \cdot b_{1}+R_{7}+R_{12}+R_{17}+R_{21} \cdot a_{6}+R_{22} \cdot b_{6} \tag{4.32}
\end{gather*}
$$

Equation (4.27) can be rewritten to include the individual on-resistances of the switches where the on-resistance of switch $S_{i}$ is noted as $R_{i}$ :

$$
\begin{align*}
R_{F S L}= & 5 \cdot\left(\vec{b} \bullet \vec{q}_{r}\right)^{-2} \cdot\left(64 \cdot R_{e q, 1}+16 \cdot R_{e q, 2}+4 \cdot R_{e q, 3}+R_{e q, 4} R_{e q, 5}\right) \\
= & 5 \cdot\left(\vec{b} \cdot \vec{q}_{r}\right)^{-2} \cdot( \\
& R_{1} \cdot 64 \cdot a_{1}+R_{2} \cdot 64 \cdot b_{1} \\
& +R_{3} \cdot\left(22 \cdot a_{1}+64 \cdot a_{2}\right)+R_{4}\left(22 \cdot b_{1}+64 \cdot b_{2}\right)+R_{5} \cdot 64 \cdot c_{2}  \tag{4.33}\\
& +R_{6} \cdot 16+R_{7} \cdot 6+R_{8} \cdot 16 \cdot a_{3}+R_{9} \cdot 16 \cdot b_{3}+R_{10} \cdot 16 \cdot c_{3} \\
& +R_{11} \cdot 4+R 12 \cdot 2+R_{13} \cdot 2 \cdot a_{4}+R_{14} \cdot 2 \cdot b_{4}+R_{15} \cdot 2 \cdot c_{4} \\
& +R 16+R 17+R_{18} \cdot a_{5}+R_{19} \cdot b_{5}+R_{20} \cdot c_{5} \\
& \left.+R_{21} \cdot a_{6}+R_{22} \cdot b_{6}\right)
\end{align*}
$$

The total cumulative switch resistance ( $R_{s w, t}$ ) can be decoupled from the equation by using relative switch sizes instead: $x_{i}$ is the relative size of switch $S_{i}$ and (assuming the on-resistance of a switch is inversely proportional to the size of that switch) the on-resistance of switch $S_{i}$ relative to the total switch resistance $R_{s w, t}$ is $x_{i}^{-1}$. The newly defined $R_{F S L}$ is shown in (4.34).

$$
\begin{equation*}
R_{F S L}=R_{s w, t} \cdot 5 \cdot f(\vec{a}, \vec{b}, \vec{x}) \tag{4.34}
\end{equation*}
$$

$$
\begin{align*}
f(\vec{a}, \vec{b}, \vec{x})=\cdot\left(\vec{b} \cdot \vec{q}_{r}\right)^{-2} \cdot( & \frac{64 \cdot a_{1}}{x_{1}}+\frac{64 \cdot b_{1}}{x_{2}} \\
& +\frac{22 \cdot a_{1}+64 \cdot a_{2}}{x_{3}}+\frac{22 \cdot b_{1}+64 \cdot b_{2}}{x_{4}}+\frac{64 \cdot c_{2}}{x_{5}} \\
& +\frac{16}{x_{6}}+\frac{6}{x_{7}}+\frac{16 \cdot a_{3}}{x_{8}}+\frac{16 \cdot b_{3}}{x_{9}}+\frac{16 \cdot c_{3}}{x_{10}}  \tag{4.35}\\
& +\frac{4}{x_{11}}+\frac{2}{x_{12}}+\frac{2 \cdot a_{4}}{x_{13}}+\frac{2 \cdot b_{4}}{x_{1} 4}+\frac{2 \cdot c_{4}}{x_{15}} \\
& +\frac{1}{x_{16}}+\frac{1}{x_{17}}+\frac{a_{5}}{x_{18}}+\frac{b_{5}}{x_{19}}+\frac{c_{5}}{x_{20}} \\
& \left.+\frac{a_{6}}{x_{21}}+\frac{b_{6}}{x_{22}}\right)
\end{align*}
$$

The FSL resistance can be optimized by minimizing (4.35). This is done by finding the optimal distribution of switch sizes relative to the total cumulative switch size $(\vec{x})$. The dependency on $\vec{a}$ and $\vec{b}$ complicates the optimization of relative switch sizes. In order to incorporate every configuration into the optimization, it was chosen that the sum of $f(\vec{a}, \vec{b}, \vec{x})$ across all 119 conversion ratio settings is minimized, while satisfying the condition that the sum of the area is equal to the total switch area. This minimization is shown in (4.36), where $n$ is the nth conversion ratio setting of the SCPC. The complete list for conversion ratio settings can be found in Appendix A.5. For scenarios where multiple $\vec{a}$ and $\vec{b}$ settings would yield the same conversion ratio, the setting with the highest absolute value for $\left(\vec{b} \bullet \vec{q}_{r}\right)$ was used, such that the lowest $R_{F S L}$ would be achieved.

$$
\begin{array}{r}
\min _{\sum_{i=1}^{22} x_{i}=1}\left(\sum_{n=1}^{119} f_{n}\right) \\
\sum_{n=1}^{119} f_{n}=\sum_{i=1}^{22} \frac{v_{i}}{x_{i}} \\
\min _{\sum_{i=1}^{22} x_{i}=1}\left(\sum_{i=1}^{22} \frac{v_{i}}{x_{i}}\right) \tag{4.38}
\end{array}
$$

Equations (4.37) and (4.38) shows a simplification of the minimization, where the elements $v_{i}$ represent the constants that are found in the summation of $f_{n}$. For example:

$$
\begin{equation*}
\nu_{1}=\sum_{n=1}^{119}\left(\left[\vec{b}_{n} \cdot \vec{q}_{r}\right]^{-2} \cdot 64 \cdot a_{1, n}\right) \tag{4.39}
\end{equation*}
$$

Using Matlab, the resulting elements for $\vec{v}$ were found: $\vec{v}=[667.1,27.20,236.5,48.04,648.5,173.6,65.10$, $77.81,12.35,83.43,43.40,21.70,19.01,4.653,19.73,10.85,10.85,4.507,0.9296,5.413,0.9997,9.849]$.

This minimization has been solved using the Lagrange multiplier and yields the following relative switch sizes: $\vec{x}=[0.1616,0.0326,0.0962,0.0434,0.1593,0.0824,0.0505,0.0552,0.0220,0.0571,0.0412,0.0291,0.0273$, $0.0135,0.0278,0.0206,0.0206,0.0133,0.0060,0.0146,0.0063,0.0196]$. The derivation can be found in Appendix A.1.

Finally, the SSL and FSL equivalent conduction resistances can be combined [31] and (4.40) is found.

$$
\begin{equation*}
R_{o u t}=\sqrt{R_{S S L}^{2}+R_{F S L}^{2}}=\sqrt{\left(\frac{58}{C_{f} \cdot f_{s w}}\right)^{2}+\left(R_{s w, t} \cdot 5 \cdot f(\vec{a}, \vec{b}, \vec{x})\right)^{2}} \tag{4.40}
\end{equation*}
$$

## Switching Losses

Switching losses occur due switching CMOS devices used to implement the SCPC switches. The capacitance present at the gate of the switching CMOS device is to be charged and discharged each cycle. Therefore, the switching loss current can be modelled as (4.42) where $C_{g}$ is the total gate capacitance of the switching devices used for a specific conversion ratio setting and $\Delta V_{g}$ is the voltage swing on the gate.

$$
\begin{gather*}
Q_{s w, l o s s}=\Delta V_{g} \cdot C_{g}  \tag{4.41}\\
I_{s w, l o s s}=\Delta V_{g} \cdot C_{g} \cdot f_{s w} \tag{4.42}
\end{gather*}
$$

Bottom plate losses are normally also considered to be an important factor in SCPC losses, however, due to the use of off-chip capacitors, these losses are not applicable.

The aforementioned conduction and switching losses already show an important trade-off: Increasing switching frequency reduces the SSL component of the output resistance and thus reduces the conduction losses, but this increases the switching losses. The same trade-off can be found for total switch area. Increasing the total switch area reduces the FSL component of the output resistance and thus reduces the conduction losses, but this increases the total gate capacitance and therefore the switching losses. These trade-offs are discussed in Section 4.4.

### 4.2.4. Modification for Voltage Flipping

The SCPC implementation found in Figure 4.5 is adapted, such that the capacitors of the SCPC can used for the voltage flipping operation. For this, it is required that all capacitors can be linked in series between the ground node and the input of the SCPC. Figure 4.6 shows the new implementation where switches $S_{6}, S_{7}, S_{13}$, $S_{14}, S_{20}$ and $S_{21}$ are added. ${ }^{1}$

### 4.3. IMPLEMENTATION

This section discusses the implementation of the SCPC that was designed in Section 4.2. Firstly, the switch designs for two types of SCPC switches is discussed: a regular NMOS switch and a bootstrapped NMOS switch. Next, an implementation for the dead-time is given, a suitable SCPC area is chosen and the layout is discussed shortly.

[^2]

Figure 4.6: Implementation of the highly configurable SCPC Circuit

### 4.3.1. SWitch Design

NMOS devices are the preferred transistor type as they offer a lower on-resistance per area than PMOS devices, because the electron mobility is much higher than the hole mobility in silicon. As both devices have the same gate capacitance characteristics, a lower on-resistance is possible for the same switching losses, which is beneficial for the trade-off between conduction and switching losses. Figure 4.6 shows the 28 switches that connect the different nodes of the SCPC. Two types of switch circuits are proposed:

- Switches $S_{5}, S_{12}, S_{19}$ and $S_{26}$ connect a node to the ground node. These switches can easily be implemented with an NMOS device.
- The other switches do not connect to a ground node. For these switches, a bootstrapped NMOS switch circuit is developed.

Both types of switches are composed of unit size transistors, which are designed to have an on-resistance of roughly $9 \Omega$ (see Section 5.3). The switches can operate in two modes:

- In the normal mode, multiple of these unit size transistors are connected in parallel to created the required on-resistance, in accordance with the optimized switch size distribution (see Section 4.2.3 and Table 4.5).
- In the low-power mode, only one of these unit size transistors is activated per switch. This reduces the on-resistance of the switch, but also reduces switching losses (see Section 5.3).

All implemented switches require two enable signals to simplify implementation. One enable is used to switch the specific switch, while the other is used to make sure the additional parallel unit size transistors only turn on when in the normal power mode.

Several performance parameters are important for the switch designs. The first is that the switches can turn on and off quickly, thereby reducing the amount of dead-time required (see Section 4.3.2). Secondly, the trade-off between on-resistance and gate capacitance is important, because both influence the losses in the circuit (see Section 4.2.3).

## NMOS Switch

## Design

The turn-on and turn-off times of the switch should be in the nanosecond range as shown in Section 4.3.2. Figure 4.7 shows the implementation of the NMOS switch. Transistor M0 is the NMOS switch that conducts or blocks current between the connected node and the ground node. Transistors M1 and M2 act as a buffer to increase the turn-on and turn-off speed with a tapering factor ( $M 0$ gate capacitance versus $M 1+M 2$ gate capacitance) of $\sim 17$. Simulations in this technology have shown that a $3: 1$ ratio between PMOS and NMOS width results in a inverter threshold voltage of $V_{d d} / 2$ and similar turn-on and turn-off speeds. A NAND gate is used to provide the required double enable.


Figure 4.7: NMOS switch implementation

Table 4.4: NMOS switch implementation parameters

| $V_{d d}$ | 3.0 V | 4.5 V |
| :---: | :---: | :---: |
| $R_{\text {on }}$ | $8.97 \Omega$ | $6.70 \Omega$ |
| $R_{\text {on, min }, P V T}$ | $5.68 \Omega$ | $4.23 \Omega$ |
| $R_{\text {on, max }, P V T}$ | $13.87 \Omega$ | $9.86 \Omega$ |
| $E_{d d}$ | 4.82 pJ | 11.7 pJ |
| $t_{\text {on }}$ | $2.74 n s$ | $2.11 n s$ |
| $t_{\text {off }}$ | $3.66 n s$ | $3.03 n s$ |
| Area | $720 \mathrm{um}^{2}$ |  |

## Performance

A layout of this circuit was made, and the parasitics were extracted. The simulation of this layout extraction yielded the parameters seen in Table 4.4. Simulations with process variation, different operating temperatures and voltages have been executed, which showed a change in the on-resistance of the NMOS switch, as expected. The minimum and maximum on-resistance are also shown in Table 4.4. The energy from the supply taken for one switch cycle is given by $E_{d d}$. The turn-on time (defined as the time taken for the switch to reach $90 \%$ of its final on-resistance) and turn-off time (defined as the time taken to reach an off-resistance of $100 k \Omega$ ) were also evaluated.

## Bootstrapped NMOS Switch

## Design

For the switches that are not connected to the ground node with one of their terminals, a bootstrapped NMOS switch circuit is developed, as the source of the NMOS transistor is not connected to ground. Simply driving the gate of a regular NMOS device with the supply voltage will not ensure that the threshold voltage of the transistor is exceeded, and will therefore not ensure that the device turns on. Instead, a bootstrapping circuit is required to switch the NMOS device properly.

The basic working of the bootstrapping circuit is shown in Figure 4.8. In a bootstrapping circuit, a capacitor (the bootstrapping capacitor $C_{b}$ ) is charged up in one phase. The charge on $C_{b}$ is then used to charge the gate such that the gate-source voltage exceeds the threshold voltage of the transistor. The NMOS switched is turned off by connecting the gate to the source (assuming that the drain voltage is lower than or equal to the source voltage). Using the conservation of charge, the gate-source voltage in the on-phase can be determined, as shown in (4.43) to (4.46). This simplified approach assumes that the gate-source capacitance is the only capacitance in the transistor and is equal to the total gate capacitance.

$$
\begin{gather*}
\Delta Q_{C b}=\Delta V \cdot C_{b}=\left(V_{d d}-V_{g s, o n}\right) \cdot C_{b}  \tag{4.43}\\
\Delta Q_{C g}=\Delta V \cdot C_{g}=V_{g s, o n} \cdot C_{g}  \tag{4.44}\\
\Delta Q_{C b}=\Delta Q_{C g} \rightarrow \quad\left(V_{d d}-V_{g s, o n}\right) \cdot C_{b}=C_{g}=V_{g s, o n} \cdot C_{g}  \tag{4.45}\\
V_{g s, o n}=\frac{V_{d d} \cdot C_{b}}{C_{g}+C_{b}}=\frac{V_{d d} \cdot k_{b g}}{k_{b g}+1} \tag{4.46}
\end{gather*}
$$

Where $k_{b g}$ is the ratio between $C_{b}$ and $C_{g}$ :

$$
\begin{equation*}
k_{b g}=\frac{C_{b}}{C_{g}} \tag{4.47}
\end{equation*}
$$



Figure 4.8: The two phases of the bootstrapping operation

Two additional requirements should be taken into account while designing this circuit:

- Due to limits in the technology used, the voltage between any two terminals of any transistor should not exceed 5 V .
- The NMOS switch should be able to conduct or block current between the two nodes, irrespective of the voltages on those nodes. The two nodes are assumed to have different voltages between $0 V$ and 5 V .

Figure 4.9 shows the implementation of a bootstrap circuit that satisfies both requirements. The connection of the body of transistor $M 0$ to the bottom plate of the bootstrapping capacitor $C_{b}$ allows this [38]. In the offstate, the body and gate of transistor $M 0$ are connected to ground through transistor $M 2$ and $M 5$. Therefore transistor $M 0$ is not conducting current, neither through a created channel (as $V_{g s} \leq 0$ and $V_{g d} \leq 0$ ) nor through the body diodes (as $V_{b s} \leq 0$ and $V_{b d} \leq 0$ ). Also, the bootstrapping capacitor $C_{b}$ is charged trough transistors $M 1$ and $M 2$. In the on-state, the bootstrapping capacitor $C_{b}$ supplies a gate-source voltage $V_{g s}$ larger than the threshold voltage through transistors $M 3$ and $M 4$. Furthermore, the source and body of the transistor $M 0$ are connected together with transistor $M 3$, such that the body-gate voltage does not exceed the technology voltage limit.


Figure 4.9: Bootstrapped NMOS switch implementation with level shifter
In order to generate the correct driving signals for the transistor in the bootstrapping circuit, a level shifter is added to the circuit. Transistor $M 0$ is implemented as a deep-nwell NMOS device, to be able to change the body voltage, as this is not equal to the substrate voltage (ground).

## Performance

The performance of the bootstrapping circuit is slightly different than what is expected from (4.46) and (4.42). The reason is that this formula assumes the only capacitance in transistor $M 0$ is the gate-source capacitance. However, there are parasitic capacitances between all of the terminals of the transistor. Furthermore, the
gate and source are not connected together in the off-state, as was previously assumed. Instead, the gate is connected to ground, increasing the voltage swing on the gate terminal. Due to the required body connection of $M 0$, this node also has a voltage swing in which the parasitic capacitances are charged and discharged. The increased voltage swing on the parasitic capacitances has two effects:

- Charge is taken from the $V_{s}$ and $V_{d}$ nodes, increasing dynamic losses.
- Additional charge is required from the bootstrapping capacitor $C_{b}$, which decreases the gate-source voltage $V_{g s}$ in the on-state and thus decreases the on-resistance.

To compensate for the second effect, the transistor width is increased compared to that of the regular NMOS switch. For a transistor width of $540 \mu m$ and $k_{b g}=2.14^{2}$, the expected on-resistance and gate capacitance loss are $7.21 \Omega$ and $5.68 p J$ respectively. The aforementioned effects are visualized in Figure 4.10, which shows the simulation results for different source and drain voltages (where $V_{d s}=100 \mathrm{mV}$ ) and a supply voltage $V_{d d}$ of 3.0 V . For $V_{s}<700 \mathrm{mV}$, the gate-source voltage $V_{g s}$ is increased to above the expected value, due to the body diode in transistor $M 1$. For larger source voltages, the gate source voltage declines steadily, which increases the on-resistance. The third graph clearly shows the increased switching energy losses due to the increased voltage swings on the parasitic capacitances.


Figure 4.10: Bootstrapped NMOS Switch Performance (level shifters for $\phi$ and $\bar{\phi}$ signals not shown)
The calculations used in the model for the on-resistance and switching losses of the switches are changed to account for the aforementioned effect. The total area of the bootstrapped NMOS switch amounts to $1680 \mu \mathrm{~m}^{2}$.

### 4.3.2. SCPC DEAD-TIME

The implementation of the switches bring with it an inevitable finite switching time. To ensure that a set of switches is actually turned off before the next set of switches turns on, a dead-time is introduced. The deadtime is the time between the falling edge of one signal and the rising edge of the next. This dead-time has an effect on the FSL resistance of the SCPC, as the factor of 5 in (4.34) actually comes from the inverse of the relative phase time $r_{T, \phi}$ which was assumed to be 0.2 . The new relative phase time is found in (4.48), where $T_{\text {dead }}$ is the newly introduced dead-time. The new FSL resistance and output resistance are respectively found in (4.49) and (4.50).

$$
\begin{gather*}
r_{T, \phi}=\frac{T_{\phi}}{T_{s w}}=\frac{\frac{T_{s w}}{5}-T_{\text {dead }}}{T_{s w}}=\frac{1-5 \cdot T_{\text {dead }} \cdot f_{s w}}{5}  \tag{4.48}\\
R_{F S L}=R_{s w, t} \cdot f(\vec{a}, \vec{b}, \vec{x}) \cdot \frac{1}{r_{T, \phi}}=\frac{R_{s w, t} \cdot f(\vec{a}, \vec{b}, \vec{x}) \cdot 5}{1-5 \cdot T_{\text {dead }} \cdot f_{s w}}  \tag{4.49}\\
R_{\text {out }}=\sqrt{\left(\frac{58}{C_{f} \cdot f_{s w}}\right)^{2}+\left(\frac{R_{s w, t} \cdot f(\vec{a}, \vec{b}, \vec{x}) \cdot 5}{1-5 \cdot T_{\text {dead }} \cdot f_{s w}}\right)^{2}} \tag{4.50}
\end{gather*}
$$

Figure 4.11 shows the effect of dead-time on the worst case efficiency ( $V_{i n, m p p}=170 \mathrm{mV}, P_{i n, m p p}=50 \mathrm{~mW}$ ). Due to the increase in FSL resistance, as shown in (4.50), the output resistance of the SCPC increases slightly,

[^3]which reduces the expected efficiency. However, it can also be seen that for dead-times smaller than 20 ns , the absolute efficiency drop is less than $1 \%$.

The conventional two-phase non overlapping clock generator [39] cannot be used to implement the deadtime, as the designed SCPC uses a 5-phase clock. Instead the dead-time is implemented by generating the signals with a delayed rising edge. Figure 4.12 shows the implementation of the dead-time. Through simulations of the layout cells it was found that a nominal rising edge delay of 11 ns is enough such that the switches that are turning off already present an resistance of $100 \mathrm{k} \Omega$ by the time the other switches turn on. This should be more than enough to ensure that only a very limited amount of energy is lost due to unwanted conduction paths, while the dead-time will not have a large influence on the worst case efficiency.


Figure 4.11: Dead-time Effect


Figure 4.12: Dead-time Implementation

### 4.3.3. Optimization and Trade-Offs

The final step in determining the implementation parameters of the SCPC is the total switch size. This is done using the model that was developed throughout this chapter. To reduce the complexity of the model, it was assumed that all switches were implemented with bootstrapped NMOS switches. The on-resistance and energy losses found for these switches were used to determine the proper area for the SCPC.

The trade-off between area and efficiency is most interesting for the worst case scenario: $V_{i n, m p p}=170 \mathrm{mV}$, $P_{\text {in,mpp }}=50 \mathrm{~mW}$. For this scenario, the highest currents are expected. The output resistance must be low, because otherwise the the efficiency is decreased drastically due to the conduction losses. As shown in (4.50), the output resistance is decreased by increasing the frequency up to the point where the fast switching limit is dominant. The total switch resistance $\left(R_{s w, t}\right)$, and therefore the total area, is an important variable for the fast switching limit. Additionally, the high switching frequency results in high switching losses, which are also highly dependent on the area.

Despite the fact that there is no hard constraint on the area that can be taken, a sensible trade-off should be made between area and worst case efficiency. This is shown in Figure 4.13. For this implementation, an SCPC area of $0.84 \mathrm{~mm}^{2}$ was chosen, such that the minimum expected efficiency is roughly $30 \%$.

Table 4.5: Number of NMOS Switches per SCPC Switch (see Figure 4.5)

| SCPC Switch | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Nr. of NMOS Switches in Parallel | 76 | 25 | 45 | 30 | $75^{*}$ | 1 | 1 | 40 | 25 | 26 | 13 | $27^{*}$ | 1 | 1 |
| SCPC Switch | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 |
| Nr. of NMOS Switches in Parallel <br> ${ }^{*}$ regular NMOS switch instead of bootstrapped NMOS switch | 20 | 14 | 13 | 7 | $13^{*}$ | 1 | 1 | 10 | 10 | 6 | 3 | $7^{*}$ | 4 | 9 |



Figure 4.13: SCPC area vs. worst case efficiency

### 4.3.4. SCPC LAYOUT

Now that the parameters of the SCPC have been discussed, it can be implemented. With a total available area of $0.84 \mathrm{~mm}^{2}$ for the switches and a switch size of $1680 \mathrm{um}^{2}$, the total number of switches that can be used is 500. The optimized switch sizes from Section 4.2 .3 are used and the number of parallel $9 \Omega$ NMOS switches per SCPC switch can be seen in Table 4.5. The switches that were added for the voltage flipping operation only use a single $9 \Omega$ NMOS switch.

A significant portion of the SCPC layout is used for metal interconnects, as these have a maximum current density to limit the effects of electro-migration. The total area of the SCPC including all 500 switches and metal interconnect is $1.6 \mathrm{~mm}^{2}$. The layout of the SCPC is shown in Figure 4.14. It was designed such that the layout was compact, with large enough metal interconnects to have acceptable current densities and low parasitic resistances.


[^4]
### 4.4. Performance Analysis

Using the average model, the conduction losses, switching losses and device parameters found in the previous sections, the performance of the SCPC can be analysed.

### 4.4.1. Linear Source Example

The equivalent model for a linear DC source (like a TEG) and the average model for the SCPC are combined in the circuit in Figure 4.15. The current required for switching is modelled as a current source taking current from the output and a battery at $3 V$ is attached. The resulting circuit is shown in Figure 4.15 and incorporates the power losses shown in Section 4.1. The control losses are assumed to be negligibly small for now.


Figure 4.15: Equivalent circuit for harvesting from a linear source

With the help of a circuit analysis in Matlab, the performance of the equivalent circuit is analysed. Figure 4.16 shows the harvesting efficiency as a function of the switching frequency. The harvesting efficiency is the ratio between the actual output power and the MPP power of the source. To find the optimal efficiency, a trade-off has to be made between switching losses (increase with switching frequency $f_{s w}$ ), conduction losses (decrease with switching frequency $f_{s w}$ ) and MPP mismatch (dependent on the SCPC conversion ratio and output resistance).

The figure also shows the behaviour of the SCPC output resistance with regards to the switching frequency. It shows that indeed the SSL resistance is dominant for $R_{S S L}>R_{F S L}$ while the FSL resistance is dominant for $R_{S S L}<R_{F S L}$. The FSL resistance also shows a slight increase for higher frequencies due to the chosen deadtime. The switching frequency rises linearly with the switching frequency as expected. It is uncommon for the FSL resistance to be dominant in the optimal configuration, because increasing the frequency far beyond the transition region between the SSL and FSL resistance barely decreases the conduction resistance and only increases conduction losses, which almost guarantees a worse harvesting efficiency.


Figure 4.16: Harvesting efficiency for $V_{m p p}=170 \mathrm{mV}, P_{m p p}=1 \mathrm{~mW}$ and $M=16$

### 4.4.2. Performance across Operating Region

The same analysis was done for the full range of expected MPP input voltages and powers. The same circuit analysis in MATLAB was applied for a range of MPP input voltages ( $170 \mathrm{mV}^{3}$ to 5 V ) and MPP input powers $(10 u W$ to 50 mW$)$. For each operating point, all conversion ratios and a range of switching frequencies ( 100 Hz to 10 MHz ) were tested, to find the maximum possible harvesting efficiency. The resulting harvesting efficiencies can be found in Figure 4.17. Several observations about the performance of the SCPC can be made:

- A peak efficiency of $97.6 \%$ is found.
- A large part of the operating region $\left(V_{i n, M P P}>900 \mathrm{mV}\right)$ shows an efficiency higher than $90 \%$.
- The efficiency drops for lower MPP input voltages. This is caused by the limited maximum conversion ratio of 16 and the subsequent MPP mismatch.
- The efficiency decreases even further for higher input powers. This is due to the effect of the fast switching limit, where the SCPC output resistance cannot be decreased further and the high currents cause a larger voltage drop in the SCPC, limiting its ability to reach the MPP voltage at the input.


Figure 4.17: Harvesting Efficiency for a range of input voltages and powers

### 4.5. Protection Circuitry

To ensure reliable operation over the lifetime of the PMIC, the devices have to be protected against high voltages. High voltages can be expected from two sources: an ESD (electro-static discharge) event from the environment or a high voltage from the harvester. These two are discussed separately.

### 4.5.1. ESD PROTECTION

An ESD event is an incident where a charge is suddenly transferred between two nodes with a different potential. In this scope, an external capacitance (e.g. human body or metal object) has a charge which was accumulated through the triboelectric effect. The voltage potential of these objects can reach up to 35 kV [40]. If an IC conducts the high current from an ESD effect, devices on that IC may be damaged due to the excessive voltages that occur. For this reason, ESD protection circuits are used, such as the one found in Figure 4.18. In this setup, diode $D 1$ ensures that the voltage on the IO pin, and thus the circuitry does not reach voltages higher than the supply voltage $V_{d d}$, plus the diode voltage (usually around 700 mV ). Diode D 2 ensures that the voltage on the IO pin does not drop below the ground potential, minus the diode voltage.

However, this exact method cannot be use in this design. The reason for this is that the SCPC may be in a step-down configuration ( $M<1$ ), therefore creating voltages larger than the supply voltage (output voltage) at the input of the SCPC. This way, the harvester inputs $V_{h a r \nu^{+}}$and $V_{h a r \nu^{-}}$, but also the IO pins that connect

[^5]

Figure 4.18: Conventional ESD Protection Circuitry
the external floating capacitors $C_{f 1}$ to $C_{f 4}$ to the IC, are regularly exposed to voltages that exceed the supply voltage.

For this reason, an auxiliary supply is added to the implementation, as shown in Figure 4.19. This auxiliary supply is connected to the SCPC input if it is in step-down mode, and to the SCPC output if it is in stepup mode. This way, the auxiliary supply always has the highest potential of the IC, and it is able to protect against ESD events, without disturbing normal operations. According to the ESD models described in [40], the charge from ESD events do not increase the auxiliary supply voltage significantly, due to its relatively large capacitance of $1 \mu F$.


Figure 4.19: ESD protection circuit with auxiliary supply

### 4.5.2. Active 5V Protection

An active protection circuitry is used to prevent excessively high voltages from the harvester. Compared to passive protection methods, such as series connected diodes or Zener diodes, this solution allows more precise protection against high voltages. Additionally, the protective measures taken to limit the voltage can act discretely, instead of there being a transition region between fully conducting and not conducting for the (Zener) diode methods. The circuit used for this uses a resistive ladder and comparator as shown in Figure 4.20. A scaled down voltage of the to-be-protected node is compared to the bandgap reference voltage of 1.25 V . If the voltage exceeds the configured protection voltage, the over-voltage protection trigger output signal $(O V P)$ is high. Transistor $M 1$ sinks current from the protected node, if this current sinking is enabled. The auxiliary supply node is protected against the high voltages, as has the highest voltage in the PMIC.

Four non-idealities from this circuit should be taken into account: the limited bandwidth of comparator, transistor mismatch in the comparator, the delay in the resistive divider and resistor mismatch. Transistor level simulations were used to find a good trade-off between these limitations, but also voltage headroom, circuit area and power consumption. The nominal trigger voltage is 4.88 V , with a mismatch offset of $6.3 \mathrm{mV} / \sigma$ and a maximum total delay of $10 \mu \mathrm{~s}$.

As the maximum expected input power from a harvester is 50 mW , the maximum expected input current from a harvester at 5 V is 10 mA . The maximum voltage slope on the auxiliary supply, to which a $1 \mu \mathrm{~F}$ capacitor is connected, is therefore expected to be $10 \mathrm{~V} / \mathrm{ms}$. Combining the nominal trigger voltage of 4.88 V , a $3 \sigma$ offset voltage of 18.9 mV and a delay of $10 \mu \mathrm{~s}$, the over-voltage protection is always triggered before the auxiliary supply reaches 5.0 V . Once the over-voltage protection is triggered, the protection is executed differently, dependent on whether a DC source or piezo source is connected.

The actual protection from high voltages, happens through of the sinking of current trough transistor M1,


Figure 4.20: Active $5 V$ protection circuit
when a DC source is connected. Across the process and temperature variations, this transistor is to sink more than 10 mA , the maximum input current at a 5 V input. This way, the voltage on the auxiliary supply drops. The over-voltage protection trigger $O V P$ turns off and transistor $M 1$ then stops sinking current from the node and the voltage is be able to rise again. This cycle is repeated to ensure the voltage on the auxiliary supply never exceeds 5 V . Some delay is present in the loop due to the resistive ladder and finite comparator bandwidth, which avoids high frequency toggling.

A significant amount of energy is lost in protecting the node this way. Therefore, over-voltage protection triggers should be avoided as much as possible in DC source more by changing the settings of the SCPC such that its input voltage is not too close to 4.88 V .

### 4.6. Conclusion

This chapter has discussed the design, implementation and performance of a novel switched-capacitor power converter (SCPC). The implementation has revealed several drawbacks in this SCPC design. Namely the need for bidirectional NMOS switch designs and the additional of the auxiliary supply, which is required as the SCPC supports both step-up and step-down voltage conversion. However, the resulting the high efficiency over a wide range of input voltages and powers is believed to compensate for these implementation difficulties.

## Voltage Flipping Rectifier Design

### 5.1. INTRODUCTION

This chapter shows the design of the voltage flipping rectifier that is used to convert the energy from a piezo element, using the SCPC designed in Chapter 4. Firstly, the benefits and expected results of using an SCPC for the voltage flipping operation are discussed. Secondly, a low-power mode adaptation of the SCPC is discussed, to increase the performance of the voltage flipping rectifier. The control and protection circuits for the voltage flipping rectifier are discussed, as well as the design of a current sensing rectifier. Lastly, the switching input capacitor that enhances the SCPCs settling behaviour is discussed.

### 5.2. Voltage Flipping Operation

### 5.2.1. Voltage Flipping in SCPCs

In order to do a voltage flipping operation, one or more capacitors at different voltages are required. Coincidently, a switched capacitor power converter also works with one or more capacitors at different voltage levels and as shown in Section 2.5.3, during a voltage flipping operations, the power converter does not need to be active. This brought up the idea to do a voltage flipping operation with capacitors from the SCPC. This sections gives a few examples of the integration of a voltage flipping operation into an SCPC. ${ }^{1}$

## EXAMPLE 1: $M=1 / 4$

Figure 5.1 shows a 2-phase $M=1 / 4$ switched capacitor power converter. For this converter the following capacitor voltages are found: $V_{i}=4 V_{o}=4 V_{C_{1}}=4 V_{C_{2}}=4 V_{C_{3}}$. That means that for a voltage flipping operation, the following voltages can be created by placing capacitors in series: $3 / 4 V_{i}, 2 / 4 V_{i}, 1 / 4 V_{i}$. Therefore a 7 -phase voltage flipping operation is possible by switching the scheme in Table 5.1.

| $\phi_{F C R}$ | 1 | 2 | 3 | 4 | 5 | 6 | 7 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{p}$ | $\frac{3}{4} V_{i}$ | $\frac{1}{2} V_{i}$ | $\frac{1}{4} V_{i}$ | 0 | $-\frac{1}{4} V_{i}$ | $-\frac{1}{2} V_{i}$ | $-\frac{3}{4} V_{i}$ |

Table 5.1: 7-phase voltage flipping

[^6]
$\phi_{2}$ :


Figure 5.1: 2-phase SCPC Circuit for $M=1 / 4$

Example 2: $M=4 / 5$
Figure 5.1 shows a 2-phase $M=4 / 5$ switched capacitor power converter with the following capacitor voltages: $V_{C_{1}}=2 V_{C_{2}}=2 V_{C_{3}}=4 V_{o}=5 V_{i}$. Thus, the following voltages can be created: $4 / 5 V_{i}, 3 / 5 V_{i}, 2 / 5 V_{i}, 1 / 5 V_{i}$. A 9phase flipping capacitor operation is possible as shown in Table 5.2.

\[

\]

Table 5.2: 9-phase voltage flipping

$$
\phi_{1}:
$$



Figure 5.2: 2-phase SCPC Circuit for $M=4 / 5$

Example 3: $M=4$
Figure 5.1 shows a 2-phase $M=4$ switched capacitor power converter with the following voltages: $4 V_{C_{1}}=$ $4 V_{C_{2}}=4 V_{C_{3}}=4 V_{i}=V_{o}$. As no voltages below $V_{i}$ can be created with the available capacitors, no voltage flipping operation is possible for this converter.


$\phi_{2}$ :

Figure 5.3: 2-phase SCPC Circuit for $M=4$
These three examples have shown that the voltage flipping ability of a switched capacitor power converter is highly dependent on the chosen topology. From the examples above, the following hypothesis may be found:

For an SCPC operating with a conversion ratio of $M=\frac{P}{Q}, Q-1$ equally spaced intermediate voltage levels between $V_{i}$ and $0 V$ can be made with the floating capacitors.

With the help of an analysis in MatLab, the hypothesis above was tested and found to be true for all conversion ratios of the newly designed SCPC. Unfortunately, no mathematical evidence was found to accept or refute the hypothesis. Section 4.2 .4 shows how the SCPC was modified, such that the floating capacitors can be connected in series between the ground and input of the SCPC to create the different voltage steps.

### 5.2.2. General Output Power Estimation

Equations (2.20) from Section 2.5.3 is used to find the output power for any voltage flipping rectifier, as shown in (5.1), where $V_{O C}$ is the open circuit voltage of the piezo element, which is found in (5.2).

$$
\begin{gather*}
P_{h}\left(V_{h}\right)=V_{h} \cdot V_{O C} \cdot 4 \cdot f_{e x} \cdot C_{p}-V_{h}^{2} \cdot 2 \cdot f_{e x} \cdot C_{p} \cdot\left(1-\eta_{f l i p}\right)=2 \cdot f_{e x} \cdot C_{p} \cdot\left(V_{h} \cdot V_{O C} \cdot 2-V_{h}^{2} \cdot\left(1-\eta_{f l i p}\right)\right)  \tag{5.1}\\
V_{O C}=\int_{0}^{\pi / 2} \frac{I_{p}}{C_{p}}(t) d t=\frac{1}{C_{p}} \int_{0}^{\pi / 2} I_{\max } \cdot \sin \left(2 \pi \cdot f_{e x} \cdot t\right) d t=\frac{I_{\max }}{2 \pi \cdot f_{e x} \cdot C_{p}} \tag{5.2}
\end{gather*}
$$

The maximum power point voltage can be found through in (5.4).

$$
\begin{gather*}
\frac{\delta P_{m p p}}{\delta V_{h}}=4 \cdot f_{e x} \cdot C_{p} \cdot\left(V_{O C}-V_{h} \cdot\left(1-\eta_{f l i p}\right)\right)=0  \tag{5.3}\\
V_{h, m p p}=\frac{V_{O C}}{1-\eta_{f l i p}} \tag{5.4}
\end{gather*}
$$


(a) Absolute Piezo Voltage

(b) Piezo current waveform $I_{p}$

Figure 5.4: Piezo Harvesting Scheme with exaggerated 31-phase Voltage Flipping Operation

### 5.2.3. 31 -phase Voltage Flipping Operation

Equation (5.1) shows that a higher voltage flipping efficiency $\eta_{\text {flip }}$ results in a higher output power. Equation (2.17) shows that for a higher number of available voltage levels, the voltage flipping efficiency is higher. Therefore, for the designed SCPC, conversion ratios with a denominator of 16 are preferred during the harvesting phase of the piezo harvesting cycle (see Section 2.5.3). This way, 15 intermediate equally spaced voltage levels are available after the harvesting phase, according to the hypothesis from Section 5.2.
This results in a 31-phase voltage flipping operation, where firstly the 15 intermediate voltage level are accessed, then the piezo element in shorted and the rectifier polarity is changed. Next, the 15 intermediate voltage levels are used to rebuild the piezo voltage up to $93.75 \%$ (or $\frac{15}{16}$ th) of its original value. This cycle is depicted in Figure 5.4. Appendix A. 4 shows the switch configurations for the 31 steps of the 31-phase voltage flipping operations. The combination was chosen such that as few floating capacitors as possible had to be switched in series to create the highest equivalent flipping capacitance $C_{\text {flip }}$.

### 5.2.4. LIMITATIONS FOR $C_{p}$

In the aforementioned equations, it is assumed that $C_{p} \ll C_{\text {flip }}$ (Section 2.5.3). However, as the piezo capacitance $C_{p}$ increases, the voltage flipping operation becomes less ideal. An example of this is shown in Figure 5.5, which shows an analysis of a flipping operation where $C_{p}=200 \mathrm{nF}$. It is assumed that the settling time is larger than $5 \tau$ for each step and that harvesting is possible at 5 V .

As the piezo capacitance is no longer much smaller than the floating capacitors, the charge gathered during the discharging of the piezo capacitance, changes the voltages on the flipping capacitors. This disrupts the voltage flipping operation. The intermediate voltage levels are no longer equally spaced and the voltage flipping efficiency is decreased from $93.75 \%$ to $92.4 \%$. Moreover, the voltages on the flipping capacitor do not necessarily return to their original value. This imbalance is restored upon engaging the SCPC, but this does require some charge transfers between the capacitors, which in turn introduces new losses.

In order to keep these effects to a minimum, it is decided that the piezo capacitance $C_{p}$ should be no larger than $100 n F$ assuming that $1 \mu F$ floating capacitors are used. Up to this value, the voltage flipping efficiency is very high (see Figure 5.6). This also relaxes the requirements for the implementation regarding the settling of each step of the voltage flipping operation, as the settling constant $\tau$ is highly dependent on the piezo capacitance $C_{p}$.


Figure 5.5: Example of how the capacitor voltages and $\eta_{\text {flip }}$ change for large piezo capacitances $\left(C_{p}=200 n F\right)$

### 5.2.5. MOPIR

A common method for determining the performance of a voltage flipping rectifier is by computing the Maximum Output Power Improvement Rate (MOPIR) [28, 30, 41-43]. This is the ratio between the output power of the proposed voltage flipping rectifier versus the MPP output power of a full bridge rectifier. The literature is not always on the same page on whether to use an ideal or non-ideal full bridge rectifier. This work assumes an ideal full bridge rectifier for comparison, as it decouples the comparison from design choices made in designing a full bridge rectifier (e.g. diode choice or passive versus active implementation). Using (5.4), the MPP harvesting voltage of the ideal full bridge rectifier is found to be $V_{m p p, f b r}=V_{O C} / 2$. The MPP harvesting voltage of the 31-phase flipping capacitor rectifier is found to be $V_{m p p, f c r}=V_{O C} \cdot 16$, using (2.17). Next, the


Figure 5.6: Voltage Flipping Efficiency versus Piezo Capacitance $C_{p}$

MOPIR is calculated, assuming the voltage flipping rectifier harvests using its MPP harvesting voltage:

$$
\begin{equation*}
M O P I R=\frac{P_{f c r}}{P_{f b r}}=\frac{2 \cdot f_{e x} \cdot C_{p} \cdot\left(V_{h} \cdot V_{O C} \cdot 2-V_{h}^{2} / 16\right)}{\left.2 \cdot f_{e x} \cdot C_{p} \cdot\left(V_{h} \cdot V_{O C} \cdot 2-V_{h}^{2} \cdot 2\right)\right)}=\frac{V_{h} \cdot V_{O C} \cdot 2-V_{h}^{2} / 16}{V_{h} \cdot V_{O C} \cdot 2-V_{h}^{2} \cdot 2} \tag{5.5}
\end{equation*}
$$

Using the MPP harvesting voltages $V_{m p p, f b r}$ and $V_{m p p, f c r}$, the theoretically attainable MOPIR for the 31phase flipping capacitor rectifier is found to be 32 :

$$
\begin{equation*}
M O P I R_{i d e a l}=\frac{V_{O C}^{2} \cdot 32-V_{O C}^{2} \cdot 16}{V_{h} \cdot V_{O C} \cdot 2-V_{O C}^{2} / 2}=32 \tag{5.6}
\end{equation*}
$$

### 5.2.6. Output Power Limitations

Several limitations have to be taken into account while evaluating the MOPIR. Firstly, the harvesting voltage $V_{h}$ is always limited by the technology voltage, which is $5 V$ in the technology that is used in this work. Therefore, $V_{m p p, f b r}$ and $V_{m p p, f c r}$ may never exceed this 5 V limit. Secondly, only certain discrete harvesting voltages can be achieved due to the limited number of conversion ratios. Assuming that the currents are low enough such that the SCPC output resistance introduces a voltage drop that is negligable, the following condition has to be met:

$$
\begin{equation*}
V_{h}=\frac{V_{b a t}}{M} \leq 5 \tag{5.7}
\end{equation*}
$$

For battery voltages between $3 V$ and 4.5 V , the conversion ratios that have a denominator of 16 are $\frac{11}{16}, \frac{13}{16}$ and $\frac{15}{16}$. Figure 5.7 shows the expected MOPIR for these conversion ratios.

### 5.3. Low Power Mode

Determining the total switch size of the SCPC is a matter of balancing the conduction losses and switching losses (see Section 4.2.3). Equation (4.50) shows two variables that can be changed to do so: The switching frequency and the total switch area (effecting the total switch resistance). For the DC source operations, the most straight forward way of balancing both losses was by changing the switching frequency. However, this is not the case for harvesting from piezo element sources. To provide sufficiently low switching losses, the switching frequency would have to be below 1 kHz , for the chosen switch size. This is not feasible for piezo element harvesting, because at least a few SCPC cycles are required to consistently track the current (see Section 5.7). For a maximum excitation frequency of 200 Hz , the minimal switching frequency was found to be 5 kHz .


Figure 5.7: MOPIR limit for $V_{h}<5 \mathrm{~V}$ and multiple conversion ratios

Instead of lowering the switching frequency to reduce losses, the second approach is used: lowering the switch area. A low-power mode is introduced for which a fraction of the total number of switches is used. This way, low switching losses can still be achieved with a higher switching frequency (such as 5 kHz ). To simplify the implementation, all switches have the same size in the low-power mode. However, this switch size does not only effect the conduction and switching losses in the SCPC. The voltage flipping operation also uses these switches. The on-resistance of the switches, together with the piezo and floating capacitances, determine the settling time of each of the 31 phases. Furthermore, switching losses are introduced for switching the switches for each of the 31 phases. Decreasing the switch size can decrease switching losses, but this increases the time required per phase to settle, therefore increasing the total time taken to flip the voltage. This reduces the conduction angle (time between $t_{r}$ and the end of the half cycle in Figure 5.4), which reduces the amount of energy harvested.

Finding the optimal switch size is complicated due to the many aforementioned dependencies. Therefore it was decided to determine the optimal switch size through simulations of the transistor level implementation. Through these simulations, it was found that a switch on-resistance of $9 \Omega$, a 100 kHz voltage flipping clock frequency and SCPC switching frequency of 5 kHz balances SCPC switching losses, voltage flip switching losses and conduction angle losses. This allows each voltage flipping phase to settle up to roughly $95 \%$ for the maximum piezo capacitance of $100 n F$, while the total time taken for the voltage flip is $310 u s$, roughly $16 \%$ of one half cycle for the maximum excitation frequency of 200 Hz .

As an additional feature of the SCPC, the low-power mode can also be activated by an external signal for DC source operations.

### 5.4. Conversion Ratio Setting

Figure 5.7 suggests that for the region where the MOPIR is not limited by the harvesting voltage ( $V_{O C}<$ 312.5 mV ), different open circuit voltages give a different optimal conversion ratio setting. For this reason, a piezo harvesting specific MPPT algorithm has been developed, which can be found in Appendix A.2.

However, the aforementioned formulas and figures assume a lossless system. Simulation results of the transistor level circuits, which will be elaborated in Chapter 7, have shown a loss of roughly 20 uW for this design. The effects on these losses can be seen in Figure 5.8. This shows that the $V_{O C}$ based MPPT will not be of much use, and that reaching the maximum MOPIR (and thus maximum power output) is much more dependent on the conversion ratio setting. This must be set to be as low as possible, such that $V_{h}$ is as high as possible, while not exceeding the technology voltage limit ( 5 V ). Therefore the conversion ratio must be set as follows (as $V_{\text {rect }}=V_{h}<5 V$ and $V_{\text {rect }} \cdot M=V_{\text {bat }}$ ):

- For $V_{b a t}<3.43 V: M=\frac{11}{16}$
- For $3.43<V_{\text {bat }}<4.06 V: M=\frac{13}{16}$
- For $4.06<V_{\text {bat }}<4.69 V: M=\frac{15}{16}$

It should be noted that this method does not necessarily ensure the best conversion ratio setting, espe-


Figure 5.8: MOPIR with 20 uW of losses for $f_{e x}=200 \mathrm{~Hz}$ and $C_{p}=100 \mathrm{nF}$
cially because losses can differ between different setting and are not necessarily always 20 uW . However, this method can be implemented relatively easily and robustly, which benefits the design. To truly ensure maximum output power, an output power measurement and feedback elements would have to be added to the design.

## Implementation

For the implementation, the respective voltage levels are changed to allow for some current ripple headroom before the over-voltage protection is triggered (see Section 4.5.2):

- Allow $M=11 / 16: V_{\text {bat }}<3.23 \mathrm{~V}=4.7 \mathrm{~V} \cdot \frac{11}{16}$
- Allow $M=13 / 16: V_{\text {bat }}<3.82 \mathrm{~V}=4.7 \mathrm{~V} \cdot \frac{13}{16}$
- Allow $M=15 / 16: V_{b a t}<4.5 \mathrm{~V}=4.8 \mathrm{~V} \cdot \frac{15}{16}$

The last voltage level allows a rectifier voltage of 4.8 V instead of 4.7 V , such that the battery can still be charged up to 4.5 V . With an over-voltage protection at 4.86 V at its lowest, there is still enough headroom available for some voltage ripple. These battery voltage dependent triggers are implemented with a resistive ladder and comparators as shown in Figure 5.9.


Figure 5.9: Piezo conversion ratio setting implementation

A bandgap voltage reference of 1.25 V is assumed. The total series resistance of the voltage ladder is $56 \mathrm{M} \Omega$, such that the current consumption remains low. MIM capacitors are added and connected to the inputs of the comparators to lower the noise contribution and charge injection from the comparators. Figure 5.10 shows
the two stage comparators that are used to compare the voltage from the resistive ladder with the reference voltage. Hysteresis is added to the comparator such that toggling around a threshold is avoided.

Transistors M5 to M9 make up the two stage comparator with a current mirror using transistors M1, M2 and M4. Transistor M10 enables an extra current source from transistor M3 when the output ( $O U T$ ) is high. This makes up a hysteresis of roughly 15 mV . Two inverters are used to add gain and thus ensure sharp transitions for the output signal $O U T$ and its inverted counterpart $\overline{O U T}$. The total area for one comparator is $2814 u \mathrm{~m}^{2}$ and its supply current is $17 n A$ at a supply voltage of 3.0 V .


Figure 5.10: Hysteretic comparator implementation
Additionally, logic is added to ensure that the highest allowed conversion ratio is chosen. Lastly, the outputs of this logic are latched, such that changes cannot occur during harvesting, or during the voltage flip, as this would severely impact performance. The latching of these outputs is allowed because the battery voltage is not expected to change rapidly. The complete circuit uses an area of $31800 \mathrm{um}^{2}$ and consumes roughly 105 nA at a battery voltage of 3.0 V .

### 5.5. Over-voltage Protection in Piezo Source Mode

Figure 5.11 shows the equivalent circuit when the PMIC is in piezo source mode, omitting switching and control losses for simplicity. Equations (5.1), (5.2) and (5.4) can be combined to find the expected maximum input current, given by (5.8). $R_{\text {out }}$ can be calculated from (4.50) and is found to be $56.4 \Omega$ for a switching frequency of 5 kHz and using the low-power mode. The theoretical maximum rectified voltage $V_{\text {rect }}$ can be calculated using (5.9) and amounts to 5.18 V , excluding the voltage ripple effects from the SCPC. This would surely trigger the over-voltage protection, which in turn would dissipate a significant amount of power.

$$
\begin{gather*}
I_{p, \text { max }}=2 \pi \cdot \sqrt{P_{f b r, m p p} \cdot f_{e x} \cdot C_{p}}=2 \pi \cdot \sqrt{50 m W \cdot 200 H z \cdot 100 \mathrm{nF}}=6.28 \mathrm{~mA}  \tag{5.8}\\
V_{\text {rect }, \text { max }}=\frac{V_{\text {bat }}}{M}+I_{o, \text { max }} \cdot R_{\text {out }}=\frac{V_{\text {bat }}+I_{i, \text { max }} \cdot R_{\text {out }}}{M}  \tag{5.9}\\
P_{m p p, f b r}=f_{\text {ex }} \cdot C_{p} \cdot V_{O C}^{2}=\frac{I_{p, \text { max }}^{2}}{4 \pi^{2} \cdot f_{e x} \cdot C_{p}} \tag{5.10}
\end{gather*}
$$

However, just like with the DC source mode, it is possible to change the SCPC parameters to avoid dissipating energy. Decreasing the output resistance reduces its equivalent voltage drop and therefore reduces the rectified voltage. In the implementation, this is done by increasing the switching frequency to 40 kHz and using all switching elements (like the regular power mode) instead of only a single switching element per SCPC switch (like in the low-power mode). This decreases $R_{\text {out }}$ to $5.79 \Omega$ and the maximum rectified voltage to 4.84 V , below the over-voltage protection trigger voltage.

This over-voltage protection mode (increased switching frequency and number of parallel switches) is activated once the $O V P$ signal is high and reset upon starting the voltage flipping operation. This way, the overvoltage protection mode is only activated for the harvesting cycles that require it, as the input power may change over time. Simulations have shown that although the increased switching frequency and number of parallel switches increases switching losses, the additional power consumption is relatively small compared to the output power, as the over-voltage protection mode is only required for high power levels.


Figure 5.11: Equivalent model for piezo source harvesting mode

### 5.6. Controller Design

The scheme shown in Figure 5.4 displays information about the controller design. Three states can be defined:

- Voltage Flip: The voltage on the piezo element is flipped (reversed in polarity) to $V_{r}\left(=-\eta_{f l i p} \cdot V_{h}\right)$
- Open Circuit: The piezo current $I_{p}$ charges the piezo capacitance from $V_{r}$ to $V_{h}$
- Harvesting: The piezo current $I_{p}$ is harvested at the harvesting voltage $V_{h}(t=T / 2)$

A finite state machine (FSM) is used to implement the piezo harvesting scheme. The 'Voltage Flip' state is split up into two states ('Count Down' and 'Count Up') such that the reversal of the polarity of the rectifier is part of the FSM. Additionally, the amount of states is doubled to seperate the two configurations of the rectifier. As such, a finite state machine with eight states is created. The FSM is shown in Figure 5.12 and more detailed in Table 5.3.


Figure 5.12: Finite state machine (FSM) for piezo harvesting cycles

Table 5.3: FSM state descriptions for piezo harvesting cycle

| State | Description | Rectifier <br> Setting | Next State if | Next State |  |
| :--- | :--- | :--- | :--- | :--- | :--- |
| H0 | Harvest 0 | Harvest $I_{p}$ with the SCPC at $M=\frac{x}{16}$ | A | $I_{p}$ Zero Current Crossing | SD0 |
| SD0 | Step Down 0 | Discharge $V_{p}$ with capacitors | A | Step 15 is reached | SU1 |
| SU1 | Step Up 1 | Charge $V_{p}$ with capacitors: rebuild to $V_{r}$ | B | Step 31 is reached | W1 |
| W1 | Wait 1 | Open Circuit condition: $C_{p}$ charged by $I_{p}$ | B | $V_{p}=V_{h}$ | H |
| H1 | Harvest 1 | Harvest $I_{p}$ with the SCPC at $M=\frac{x}{16}$ | B | $I_{p}$ Zero Current Crossing | SD1 |
| SD1 | Step Down 1 | Discharge $V_{p}$ with capacitors | B | Step 15 is reached | SU0 |
| SU0 | Step Up 0 | Charge $V_{p}$ with capacitors: rebuild to $V_{r}$ | A | Step 31 is reached | W0 |
| W0 | Wait 0 | Open Circuit condition: $C_{p}$ charged by $I_{p}$ | A | $V_{p}=V_{h}$ | H0 |

### 5.7. Current Sensing Rectifier Design

As shown in the previous section, two state changes are initiated by the zero-current crossing (ZCC) of the piezo current $I_{p}$. Fortunately, as this piezo current $I_{p}$ is being harvested by the SCPC, the zero-current crossing can also be detected from the current in the system. Three possible methods are shown. Firstly, a method for doing a zero current crossing detection is by allowing the current to flow trough a shunt resistor and detecting the sign change in the voltage across this resistance. However, a small resistance is preferred for a low voltage drop and low power loss, but this would potentially require a very accurate analog circuit, as the voltage changes over this small shunt resistance would also be very small. This could dissipate a significant amount of power. Secondly, the non-linearity of a diode could be used as a shunt element to require a less accurate read-out of the voltage across the current sensing element. However, this would result in a larger voltage drop due to the forward voltage of the diode, which would result in a significant power loss. Thirdly, an active diode circuit can be used, as seen in [28] and [30].


Figure 5.13: Active diode circuit (a) and input-output relation (b)

### 5.7.1. Active Diode Circuit

Figure 5.13 shows the active diode circuit and its behaviour. The active diode circuit works as follows:

- For $I_{d}>0$, the driver outputs a high signal, ensuring that the resistance of the active diode is the onresistance of the transistor $\left(R_{o n}\right) .^{2}$
- For $I_{d}<0$, the output of the driver is low and the resistance of the active diode is the off-resistance of the transistor ( $R_{o f f}$ ).

This circuit does not only reduce the voltage drop between the terminals significant, but also outputs information about the sign of the current, through the output of the driver. Therefore, this would be a suitable solution to measure the zero current crossing.

As [28] and [30] have shown, such a circuit can be integrated into the rectifier by replacing the two switches

[^7]that connect the inputs to the ground of the system, with active diode circuits. This current sensing rectifier is implemented according to Figure 5.14, where the diodes are realised with active diode circuits. The gate of the transistor in the active diode circuit can also be overwritten with a high signal during the voltage flipping operation (as bi-directional current conduction is required) or with a low signal, depending on the polarity configuration of the rectifier.


Figure 5.14: Current sensing rectifier

## Circuit Implementation

An ideal driver has been assumed, but a real operational amplifier has a limited bandwidth, limited gain and mismatch offset. Especially the last non-ideality is problem. If the mismatch is negative, a negative current of up to $V_{o S} \cdot R_{o n}$ can be flowing through the transistor, while the driver does not change its output. For this reason, the input referred offset should always be positive as show in Figure 5.15. The gain and bandwidth should be large enough such that the active diode can detect the zero current crossing without too much delay. The active diode circuit then worka as follows:

- For $I_{d}>I_{2}$, the voltage drop across the transistor is larger than the offset voltage ( $V_{d}>V_{o s}$ ) and the output of the operational amplifier $\left(V_{g}\right)$ is clipped at $V_{d d}$. The resistance of the active diode is the onresistance of the transistor $\left(R_{o n}\right)$.
- For $I_{1}<I_{d}<I_{2}$, the operational amplifier behaves as a linear driver for the transistor. The gate voltage is regulated such that $V_{d}=V_{o s}$.
- For $I_{d}<I_{1}$, the output of the operational amplifier is $0 V$ and the resistance of the active diode is the off-resistance of the transistor $\left(R_{o f f}\right)$.

(a)

(b)

Figure 5.15: Active diode circuit (a) and waveform (b)

A two-stage miller compensated operational amplifier circuit is used, such that a rail-to-rail output swing is achieved. The rail-to-rail driving capability allows transistor M0 to turn on and off completely. Figure 5.16 shows the implementation of the active diode in transistor level. It operates as follows:

- Transistor $M 0$ is a large NMOS device through which the current $I_{d}$ flows.

Table 5.4: Active diode specifications for $V_{d d}=3.0 \mathrm{~V}$

| $V_{o s}$ | 7.48 mV |
| :---: | :---: |
| $V_{o s, m i n, P V T}$ | 6.08 mV |
| $V_{o s, m i s m a t c h}$ | $751 \mathrm{uV} / \sigma$ |
| $R_{\text {on }}{ }^{*}$ | $6.8 \Omega$ |
| $I_{d d}$ | 72 nA |
| Area | 4345 um |
| * calculated from $I_{d}$ for $V_{d s}=100 \mathrm{mV}$ |  |

- Transistors $M 4$ to $M 8$ and capacitor $C 1$ make up the two stage miller compensated operational amplifier and use currents from the current mirror made by transistors $M 1$ to $M 3$. Transistors $M 4$ to $M 7$ are sizes such that the mismatch offset meets the requirements. Mirroring transistor M7 is $12 \%$ smaller than transistor M6 such that a positive input referred offset is guaranteed.
- Transistors M9 through M12 set the correct mode for the active diode circuit. In diode mode, transistors $M 9$ and $M 10$ (a transmission gate) control the gate of M0. In off mode (when the opposite rectifier polarity should be achieved), transistor M12 disables transistor M0. In switch mode (during the voltage flip), transistor $M 0$ is turned on by transistor $M 11$ such that it conducts current in both directions. The control signals DIO, SW and OFF originate from the controller (see Section 5.6).
- Transistor M13 and M14 make signal $I_{\text {neg }}$ that outputs information about the current polarity in active diode mode. When the gate voltage of transistor $M 0$ is above its threshold, a positive current flows out of its drain, and the $I_{\text {neg }}$ output is low.


Figure 5.16: Active Diode Implementation
Table 5.4 shows the specifications of the designed active diode circuit for the minimal supply voltage of 3.0 V . The values for offset were chosen such that the minimal input referred offset is positive with a certainty of at least $6 \sigma$.

### 5.7.2. High Side \& Bypass Switch

Three switches are used in the current sensing rectifier. Two switches are used for the high side switching, connecting either $V_{\text {har } \nu_{-}}$or $V_{\text {har } \nu_{+}}$to $V_{\text {rect }}$. The third switch is a larger switch connecting $V_{\text {har } \nu_{+}}$to $V_{\text {rect }}$ in case the rectifier needs to be bypassed.

## Rectifier Bypass

In the two different modes of operation (piezo element and DC source harvesting), two different things are expected from the rectifier. For piezo element operations, the rectifier is switching between its two different polarity configurations, which gives dynamic losses, but the on-resistance does not have to be very low, as we expect the piezo element to act as a current source. However, for DC source operations, the rectifier needs to conduct high currents (especially for low voltages and high MPP input powers) and therefore a very low onresistance is required, but there are no switching losses, as the polarity configuration of the rectifier does not change. Thus it was decided to add a switch that bypasses the rectifier and has a much lower on-resistance
than the switches in the rectifier. For DC source operations, this large bypass switch connects $V_{h a r v+}$ and $V_{\text {rect }}$ together, while the rectifier is inactive.

## Implementation

The implementation of the switch is similar to that of the switches in the bootstrapped NMOS switches in the SCPC. However, due to leakage - especially present in certain process and temperature variation corners the above-threshold gate voltage of the NMOS device may not be sustained, even though it is bootstrapped. The switches in the rectifier need to stay on for longer periods of time: continually for the bypass switch and up to $0.5 s$ (half of the period for 1 Hz excitation) for the high side switches. For this reason, additional circuitry is added to the bootstrapped switch, that continually adds charge to the gate. This circuit is shown in Figure 5.17.


Figure 5.17: Active Diode Implementation (level shifters for CLK signal not shown)
To ease implementation, the layout cell of the regular bootstrapped NMOS switch was expanded with the additional circuitry. The charge that is repeatedly added to the gate of the NMOS device increases the gatesource voltage $V_{g s}$ and thus decreases the on-resistance, compared to the regular bootstrapped NMOS switch. The on-resistance of this switch is $5.62 \Omega$ with an area of $2275 \mathrm{um}^{2}$. A single clocked bootstrapped NMOS transistor was used for the high side switches, as this has a similar on-resistance compared to the switches of the SCPC in low power mode.
The bypass switch needs to be large, as it is required to carry a large amount of current, especially for the worst case scenario. Therefore, multiple of the designed clocked bootstrapped NMOS transistors are placed in parallel to achieve a lower on-resistance. Similar to the SCPC implementation, there is a trade-off between area and worst case efficiency. Figure 5.18 shows this trade-off. It was chosen that $1.76 \mathrm{~mm}^{2}$ (a $10 \%$ increase in area) was a suitable size. For this 39 switch elements are routed in parallel.

### 5.8. SWitching Input Capacitor

Simulations have shown that for the first cycles after start-up, the SCPC has difficulty reaching its steady state operating point, while reaching that settled operating point is what is needed for the voltage flipping operation to be preformed correctly, as the settling of the SCPC brings the floating capacitors to the correct voltage. The root of the problem is that the input capacitances (piezo capacitances in this case, namely up to $100 n F$ ) is too small in comparison with the floating capacitors ( $1 u F$ ).

This issue is solved by adding an large capacitor $(1 u F)$ into the design that can provide additional input capacitance to the SCPC input. However, the voltage on the input node of the SCPC changes significantly during the voltage flipping operation. As such, the added capacitor is not permanently connected to the SCPC input, but is disconnected during the voltage flipping operation.

An added benefit of this switching input capacitor is that it allows an easy recognition of the $V_{h}=V_{p}$ state change trigger of the finite state machine. For the states $W 0$ and $W 1$, the input capacitor is connected to the input of the SCPC (which is inactive during that period) and thus to the rectified voltage of the rectifier ( $V_{\text {rect }}$ in Figure 5.14). For $V_{p}<V_{h}=V_{C, \text { added }}$ the open circuit condition is guaranteed, as the active diodes ( $D 1$ and


Figure 5.18: Effect of the rectifier bypass area on the worst case efficiency
$D 2$ ) are not conducting. As the piezo voltage $V_{p}$ reaches $V_{h}$, one of the active diode circuits (dependent on the polarity configuration of the rectifier) starts conducting. The output of the driver of this conducting active diode circuit then indicates that $V_{p}=V_{h}$ and that the FSM should go to the next state (either $H 0$ or $H 1$ ).

## Implementation

Capacitor $C_{a u x}$ from the auxiliary supply is used to implement this feature, as it is already connected to the input of the SCPC (because the SCPC only uses step-down conversion ratios in piezo source mode). However, it should be disconnected temporarily during the voltage flip. This is not a problem for the ESD protection as the voltage on the auxiliary supply capacitor remains constant during this very short period of time ( 310 us ).

### 5.9. CONCLUSION

This chapter has discussed the design of the piezo harvesting interface that yields an increased output power. The SCPC designed in Chapter 4 enabled the voltage flipping rectifier to reach a rebuild voltage of up to 0.9375 times the harvesting voltage, reaching a theoretical maximum output power improvement of 32 times. A low power mode was added to the SCPC to decrease the inevitable circuit losses and the conversion ratio setting circuit that is used during the harvesting was shown. An over-voltage protection scheme was added to reduce additional losses in case the over-voltage protection was triggered. The controller design for the designed interface was discussed as well as the current sensing rectifier that is required for said controller. Lastly, the switching input capacitor was implemented by the auxiliary supply, such that the SCPC would settle correctly during piezo harvesting.

## 6

## Controller Design

### 6.1. InTRODUCTION

This chapter discusses the controller design for the created system. Firstly, the differentiation between the two types of sources is discussed. Secondly, the finite state machine design and implementation are shown. Lastly, the debug module design is discussed.


Figure 6.1: Current sensing rectifier

### 6.2. Source Differentiation

A circuit is required that is able to differentiate between piezo-electric harvesting elements and DC harvesting elements (photovoltaic cells and thermo-electric generators), without requiring any other external source of information that would require additional pins. The block diagram in Figure 6.1 shows the difference between connecting the two types of sources to the two input pins: for the DC source, the $V_{\text {har }{ }^{2}}$ node is connected to the ground node of the system, while for piezo sources, this is not the case and the node is floating (assuming the rectifier is inactive). This information is used to differentiate between the two source types:

- When a DC source is connected, the $V_{h a r \nu^{-}}$node is connected to ground. The source differentiation circuit should give a high output signal, notifying the controller that a DC source is connected.
- When a piezo source is connected, the $V_{h a r v+}$ node is only connected to one of the piezo element ports. The source differentiation circuit should give a low output signal, notifying the controller that a piezo source is connected.


## Implementation

The circuit implementation of the source differentiation subsystem is shown in Figure 6.2. Upon enabling the circuit, the $V_{h a r v-}$ pin is pulled to $V_{d d}$ by transistor $M 2$ if possible. In the case that a DC source is connected, $V_{\text {har } V_{-}}$is connected to the ground node externally and the voltage does not rise. Therefore, the output remains high. In the case that a piezo source is connected, $V_{\text {har } \nu_{-}}$is only connected to the piezo element, and is therefore able to rise to above the threshold voltage of transistor $M 5$ and the output is low. The rising of node $V_{h a r \nu^{-}}$causes $V_{h a r \nu^{+}}$to rise as well, because both are connected to the piezo element. Especially in case of an initial voltage on the parasitic capacitance of the piezo element, this voltage may rise above the technology voltage and damage the devices. In order to prevent this, the $V_{h a r v+}$ node is also pulled to $V_{d d}$. Diodes $D 1$ and $D 2$ prevent a conduction path from $V_{h a r v-}$ or $V_{h a r v+}$ to $V_{d d}$ when the input voltage is higher than the supply voltage, but the circuit is not enabled.


Figure 6.2: Source differentiation circuit

The power consumption of this circuit is relatively high when it is enabled and a DC source is connected, as transistor $M 2$ and diode $D 2$ connect the supply to the ground node. However, as this operation is only required upon enabling the PMIC and for a short time (during a single clock period). After this, the controller makes the decision to continue to either DC source or piezo source harvesting techniques.

When the circuit is not enabled, a current of only $12 n A$ is required to power the output stage. This feature is used in one of the fault detections: in case the controller goes into DC source mode, while a piezo element is connected, the input of the SCPC ( $V_{\text {rect }}$ ) settles to a positive voltage. As $V_{\text {rect }}$ and $V_{\text {harv+ }}$ are connected together by the rectifier bypass, and the voltage over the piezo element will at some point be zero (either due to a zero crossing, or the discharging of the parasitic capacitance due to the finite isolation resistance of the piezo element). Therefore $V_{\text {har } v-}$ rises as well and the output of the source differentiation circuit is low. This is can be noticed by the controller and the system can be reset.

### 6.3. Finite State Machine

The finite state machine from Section 5.6 is extended to also include the source differentiation. The FSM is shown in Figure 6.3 and more detailed in Table 6.1. From the 'Reset' state, which is the initial state as the system is enabled, the 'Test Source' state is entered, in which the source differentiation circuit tests which source type is connected. If a DC source is connected, the 'DC Source' state is entered. In this state, the rectifier is bypassed and the SCPC is operated according to the inputs that set the SCPC settings. If a piezo source is connected, the state machine enters the 'Settle' state, in which time is taken to let the SCPC settle. This is vital for the voltage flipping operation, as it will bring the capacitors to the expected voltage levels. After the appropriate number of clock cycles the SCPC is expected to have settled and the piezo harvesting cycle can be started.

Table 6.1: FSM state descriptions $\left(^{*}=\right.$ except when a time-out is triggered, then enter the Reset state)

| State |  | Description | Rectifier Setting | Next State if | Next State |
| :---: | :---: | :---: | :---: | :---: | :---: |
| R | Reset | State entered upon enabling the system | - | - | T |
| T | Test DC | Use Source Differentiation Circuit to determine the source type | - | $\begin{aligned} & \text { DC Source }=0 \\ & \text { DC Source }=1 \end{aligned}$ | $\begin{aligned} & \hline \mathrm{S} \\ & \mathrm{DC} \end{aligned}$ |
| DC | DC Source | Operate SCPC according to external settings | Bypass | DC Source $=0$ | R |
| S | Settle | Let the SCPC settle in several clock cycles | A | 'settled' timer finishes | H0 |
| H0 | Harvest 0 | Harvest $I_{p}$ with the SCPC at $M=\frac{x}{16}$ | A | $I_{p}$ Positive to negative transition | SD0* |
| SD0 | Step Down 0 | Discharge $V_{p}$ with capacitors | A | Step 15 is reached | SU1 |
| SU1 | Step Up 1 | Charge $V_{p}$ with capacitors: rebuild to $V_{r}$ | B | Step 31 is reached | W1 |
| W1 | Wait 1 | Open Circuit condition: $C_{p}$ charged by $I_{p}$ | B | $V_{p}=V_{h}$ | H1* |
| H1 | Harvest 1 | Harvest $I_{p}$ with the SCPC at $M=\frac{x}{16}$ | B | $I_{p}$ Positive to negative transition | SD1* |
| SD1 | Step Down 1 | Discharge $V_{p}$ with capacitors | B | Step 15 is reached | SU0 |
| SU0 | Step Up 0 | Charge $V_{p}$ with capacitors: rebuild to $V_{r}$ | A | Step 31 is reached | W0 |
| W0 | Wait 0 | Open Circuit condition: $C_{p}$ charged by $I_{p}$ | A | $V_{p}=V_{h}$ | H0* |

Two types of fault detection are also introduced, to make the design resilient against erroneous signal for the source differentiation circuit: ${ }^{1}$

- For states in the piezo harvesting cycle that are not exited via a timed event ( $H 0, H 1, W 0$ and $W 1$ ) a time-out can trigger a state change to the 'Reset' state. This ensures that if the state changes are not triggered in time ( 1 second), the system is reset. Normally, this would not occur, as the lowest expected excitation frequency is 1 Hz and one half of the piezo harvesting cycle should always be done within 0.5 seconds. This way, the time-out triggers a reset when the source differentiation circuit gives a faulty output and the piezo harvesting cycle is entered while a DC source is connected.
- If the 'DC Source' state is reached, while a piezo element is connected, the source differentiation circuit should eventually notice this and with the corrected output signal, make the state machine return to the 'Reset' state.


Figure 6.3: Finite state machine (FSM) diagram

[^8]
## Implementation

The finite state machine is implemented with a synchronous sequential circuit, using logic gates in the combinatorial logic and D flip-flops as memory elements. The same 100 kHz signal that is used for the timing of the voltage flip, is used to provide a clock signal for this circuit.

Secondly, the FSM inputs are implemented. The time-dependent (or rather clock cycle number dependent) FSM input signals ( $T_{\text {settled }}, T_{\text {time-out }}$, 'step $=15$ ' and 'step $=31$ ') are constructed using a counter, implemented with a cascade of D flip-flops. The 'DCsource' and ' $I_{p}>0$ ' signals originate from the source differential circuit and current sensing rectifier respectively. A separate synchronous sequential circuit is used to detect a positive-to-negative transition for the piezo current $I_{p}$, using the signal provided by the current sensing rectifier.

Lastly, the control for the 28 switches in the SCPC is implemented with lookup tables. Inputs for these lookup tables are the FSM state, the conversion ratio setting (for piezo source mode), $\vec{a} \& \vec{b}$ (for DC source mode) and the SCPC phase or voltage flipping phase.

### 6.4. Debug Module

An important part of the design verification is be testability. Although the subsystems and final design have been simulated extensively in for both nominal conditions and process and temperature variations, circuits may behave differently than expected in a taped-out IC. For this reason a debug module is created, which is able to override the following control signals, in case they do not perform as required:

- 'DCsource' can be overridden to force either the DC source mode or piezo source mode.
- 'OVP' signal can be overridden, such that the over-voltage protection power mode is not activated. Additionally, current sinking in the over-voltage protection subsystem can be disabled.
- The output of the conversion ratio setting circuit can be overridden, to force a certain conversion ratio for the piezo harvesting mode.
- The output of the current sensing rectifier can be overridden, to control the FSM state changes externally.


### 6.5. CONCLUSION

This chapter has shown the design for the controller and its supporting systems. The design and implementation of the source differentiation circuit was shown, which was designed to generate a signal for the controller such that either of the two operating modes (DC source mode or piezo source mode) can be used. Secondly, the finite state machine was designed and implemented with logic gates to ensure robust control of the system. Lastly, a debug module was designed, such that the system will be testable even if a subcircuit outputs an erroneous signal.

## 7

## Results

### 7.1. Introduction

This chapter shows the simulations results of the proposed design. The results are separated into two sections. Firstly, the performance of the design in DC source mode will be discussed. The analytical model is compared for verification. Secondly, the performance of the design in piezo source mode is discussed. These results are also compared to the expected results. Lastly, the effects of process variation and different operating temperatures are discussed.

### 7.2. DC Source Performance

The results for DC sources is split into two parts. Firstly, the performance for TEGs (and other linear sources) is discussed. The simulation results are compared to the analytical model of the system (see Section 3.4), which was used to find the optimal conversion ratio and switching frequency for the different operating conditions. After verification of this model, the performance for non-linear sources (such as solar cells) is discussed.

### 7.2.1. Linear Sources

Figure 7.1 shows the power consumption and losses for different use cases. The internal losses of the SCPC include the conduction losses and parasitic losses of the switches (see Section 4.2.3 and 4.3.1). The different operating conditions have been selected to illustrate the effect of different input powers and voltages.

The power losses from MPP mismatch, rectifier losses, internal SCPC losses and switching losses of the SCPC generally have the most significant impact. These losses have been modelled in Chapter 4. Figure 3.3 shows the complete equivalent models for the design. From the simulation results, the power and current consumption of the logic and supporting circuits are estimated to be $2.4 u \mathrm{~W}$ and 800 nA respectively at a battery voltage of 3.0 V .

## Control \& Support Circuit Losses

The following power losses are a result of the implementation of control and support circuits. The behaviour of these losses are affected by different parameters.

## Delay Element Losses

The losses of the delay elements are highly dependent on the switching frequency, as each switching action requires gate capacitances in the delay elements to be charged and discharged. However, as these losses are insignificant compared to the SCPC losses (more than 100x smaller in general), these do not require to be modelled.

## Logic \& Debug Losses

The logic and debug subcircuit losses are moderately dependent on the switching frequency. One component of these losses is very dependent on the switching frequency (such as the lookup tables for the switch control)

$\begin{array}{lll}\text { Vin,mpp }=0.17 \mathrm{~V} & \mid \text { Pin, mpp }=50 \mathrm{~mW} & \mid \mathrm{fsw}=546000 \mathrm{~Hz} \\ \text { Vin, mpp }=5 \mathrm{~V} & \mid \text { Pin, } \mathrm{mpp}=10 \mathrm{~mW} & \mid \mathrm{fsw}=11800 \mathrm{~Hz} \\ \text { Vin,mpp }=2.609 \mathrm{~V} \mid \text { Pin, } \mathrm{mpp}=0.01 \mathrm{~mW} & \mid \mathrm{fsw}=100 \mathrm{~Hz}\end{array}$

Figure 7.1: Comparison power losses from simulations with $V_{d d}=3.0 \mathrm{~V}$
while another part is independent of the switching frequency (such as the finite state machine and clock divider for the logic clock). The switching frequency dependent losses are again small relative to the SCPC losses, but this is not necessarily the case for the losses independent on the switching frequency.

## Other Losses

The remaining losses (rectifier supply, auxiliary supply, source differentiation circuit, active 5 V protection circuit and conversion ratio setting circuit) show very little or no dependency on the switching frequency. No variation in losses is expected from these circuits, except for a slight increase of the protection circuit consumption for input voltages higher than the battery voltage, as the resistive ladder dissipates more power in these cases.

## Verification of Analytical Model

With the losses for the logic and supporting circuits modelled, the analytical model is complete. The expected performance is shown in Figure 7.2.

To analyse the performance of the implementation of the design, and to verify the analytical model, several simulations have been executed. A total of 30 simulations were run for different MPP input voltages and power levels. The results are shown in Table 7.1. The relative error of the analytical model was computed using (7.1). The relative error is also shown in Figure 7.3.

$$
\begin{equation*}
\epsilon=\frac{\eta_{\text {sim }}-\eta_{\text {model }}}{\eta_{\text {model }}} \cdot 100 \% \tag{7.1}
\end{equation*}
$$



Figure 7.2: Expected performance over the operating range or $V_{b a t}=3.0 \mathrm{~V}$ (the red and blue lines in the plot represent the $95 \%$ and $90 \%$ efficiency boundaries respectively)

Table 7.1: Efficiency from Analytical Model (A) in \%; Efficiency from Simulations (S) in \%; Relative Error of Analytical Model ( $\epsilon$ ) in \%

| $V_{i n, m p p} \rightarrow$ | 170 mV |  |  | 1.39 V |  |  | 2.61 V |  |  | 3.83 V |  |  | 5 V |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $P_{\text {in, mpp }} \downarrow$ | A | S | $\epsilon$ | A | S | $\epsilon$ | A | S | $\epsilon$ | A | S | $\epsilon$ | A | S | $\epsilon$ |
| $10 \mu \mathrm{~W}$ | 49.1 | 50.2 | 2.22 | 72.1 | 71.6 | -0.66 | 70.6 | 69.3 | -1.87 | 69.4 | * | * | 65.6 | * | * |
| $100 \mu W$ | 68 | 68.8 | 1.19 | 92.6 | 92.1 | -0.541 | 94.6 | 92.9 | -1.83 | 94.7 | * | * | 93.3 | * | * |
| 1 mW | 69.4 | 70.5 | 1.59 | 94.5 | 94 | -0.51 | 96.5 | 95.4 | -1.16 | 96.6 | 94.7 | -1.98 | 95.2 | 92.5 | -2.79 |
| 10 mW | 59 | 60.9 | 3.16 | 94.6 | 94.1 | -0.478 | 96.7 | 95.6 | -1.11 | 96.8 | 95 | -1.85 | 95.3 | 92.7 | -2.77 |
| 22 mW | 46.2 | 46.8 | 1.29 | 94.3 | 94.2 | -0.107 | 96.6 | 95.6 | -1.06 | 96.8 | 95 | -1.83 | 95.3 | 92.8 | -2.65 |
| 50 mW | 30.5 | 30.4 | -0.471 | 93.4 | 92.9 | -0.517 | 96.4 | 95.9 | -0.524 | 96.6 | 95.1 | -1.59 | 95.2 | 93 | -2.36 |

* The simulation results for these operating conditions were omitted due to some unexpected leakage in the rectifier bypass switches, which degraded the performance significantly

Upon analysing the error in the analytical model, it seems that an increasing voltage leads to a decrease in simulated performance relative to the expected performance. The cause for this is the inaccurate modelling of the switches in the SCPC circuit. Section 4.3.1 has shown that the performance of the bootstrapped switch decreases with increased terminal voltages: the on-resistance and energy consumption per cycle increase. As the input voltage of the SCPC increases, the internal voltages are also likely to increase. Although this has been adjusted for in the model, the dependency has not been removed completely.

Nonetheless, the analytical model can predict the SCPC performance with a maximum error of $\sim 3 \%$. This enables a performance analysis of non-linear sources without the need to simulate non-linear sources in a simulator. This is given in Section 7.2.2.

## Simulation Results from Parasitic Extraction

Table 7.2 shows the results of simulations with parasitics extracted from the layout. Some of the results show a worse performance than what is expected from the model and the transistor level simulations. Two of these occur for low power operations ( $\left.P_{i n, m p p}=10 \mu w\right)$. It is likely that due to the parasitics, the control and supporting circuits consume slightly more power, which only has a noticeable impact for use cases with low

Table 7.2: Extracted layout simulations results for a linear DC source

| $V_{\text {in,mpp }}$ | $P_{\text {in,mpp }}$ | $\eta_{\text {model }}$ | $\eta_{\text {sim }}$ | $\eta_{\text {pex }}$ |
| :---: | :---: | :---: | :---: | :---: |
| $170 m V$ | $50 m W$ | $30.5 \%$ | $30.4 \%$ | $26.1 \%$ |
| $170 m V$ | $1 m W$ | $69.4 \%$ | $70.5 \%$ | $69.5 \%$ |
| $170 m V$ | $10 \mu W$ | $49.1 \%$ | $50.2 \%$ | $44.9 \%$ |
| $2.61 V$ | $1 m W$ | $96.5 \%$ | $95.4 \%$ | $96.2 \%$ |
| $2.61 V$ | $10 \mu W$ | $70.6 \%$ | $69.3 \%$ | $65.4 \%$ |
| $5 V$ | $50 m W$ | $95.2 \%$ | $93.0 \%$ | $93.4 \%$ |



Figure 7.3: Relative error in the analytical model
input powers. The third indiscrepancy occurs for the use case where $V_{i n, m p p}=170 \mathrm{mV}$ and $P_{i n, m p p}=50 \mathrm{~mW}$. This is likely due to the increase in conduction resistance in the SCPC due to the metal interconnects. The finite resistance of the metal interconnects that connect the switches to the capacitor terminals, input node, output node and ground increases FSL resistance and therefore the conduction resistance. The other use cases show no significant difference between the regular simulations and those with extracted parasitics.

### 7.2.2. NON-LINEAR SOURCES

Solar cells are the second type of DC sources that the PMIC is designed for. A solar cell can be classified as a non-linear source, as its source resistance changes with the output voltage. Achieving (near) MPP output power is often harder for a non-linear source compared to a linear sources. The reason for this is that the output power around the MPP drops faster for non-linear sources, as shown in Figure 7.4. This figure shows that the narrow P-V curve for the non-linear source with a fill factor of 0.7 (the ratio between the MPP power and the product of the short-circuit current and open circuit voltage). In order to achieve a (near) MPP output power, a more accurate matching of the MPP input voltage is required.


Figure 7.4: I-V and P-V curves of a linear and non-linear source with the same MPP power and voltage

The designed SCPC has a large range of conversion ratios and is therefore able to match a large range of input voltages, with a high accuracy. For this reason, the efficiency for a non-linear DC source is similar to the efficiency of a linear DC source, as shown in Figure 7.5. However, it can be observed that the plot is not as flat as that of the linear DC sources, as a result of the sharper P-V curves.


Figure 7.5: Expected performance for a non-linear DC source with a fill factor of 0.7

### 7.3. Piezo Source Performance

The performance for piezo energy harvesting has also been simulated for a range of input powers ( $1 \mu W$ to $50 m W$ ) and piezo capacitances ( $1 n F$ to $100 n F$ ). As several excitation cycles are required to evaluate the performance properly, the performance is evaluated for an excitation frequency $f_{e x}$ of 200 Hz to reduce simulation time. Several simulations at lower excitation frequencies showed no significant deviations from the expected results.

The key performance parameter is the Maximum Output Power Improvement Rate (MOPIR), which is the ratio between the output power of the system and the output power of an ideal full bridge rectifier at its maximum power point. Equations (5.1) and (5.4) are used to compute the MOPIR for a lossless system in (7.2), and the expected MOPIR for a system with losses in (7.5).

$$
\begin{gather*}
\operatorname{MOPIR}_{l l}=\frac{P_{\text {out }}}{P_{f b r, m p p}}=\frac{2 \cdot f_{e x} \cdot C_{p} \cdot\left(V_{h} \cdot V_{O C} \cdot 2-V_{h}^{2} / 16\right)}{2 \cdot f_{e x} \cdot C_{p} \cdot\left(V_{h, f b r} \cdot V_{O C} \cdot 2-V_{h, f b r}^{2} \cdot 2\right)}=\frac{V_{h} \cdot V_{O C} \cdot 2-V_{h}^{2} / 16}{V_{h, f b r} \cdot V_{O C} \cdot 2-V_{h, f b r}^{2} \cdot 2}  \tag{7.2}\\
V_{h, f b r}=\min \left(\frac{V_{O C}}{2}, 5\right)  \tag{7.3}\\
V_{h}=\frac{V_{\text {bat }}}{M}  \tag{7.4}\\
\text { MOPIR }_{\text {expected }}=\frac{P_{\text {out }}}{P_{f b r, m p p}}=\frac{2 \cdot f_{e x} \cdot C_{p} \cdot\left(V_{h} \cdot V_{O C} \cdot 2-V_{h}^{2} / 16\right)-P_{l o s s}}{2 \cdot f_{e x} \cdot C_{p} \cdot\left(V_{h, f b r} \cdot V_{O C} \cdot 2-V_{h, f b r}^{2} \cdot 2\right)} \tag{7.5}
\end{gather*}
$$

Table 7.3: Power output in $\mu \mathrm{W}$ and loss results for piezo element harvesting simulation for $f_{e x}=200 \mathrm{~Hz}$ and $V_{b a t}=3.0 \mathrm{~V}$

| $C_{p} \rightarrow$ | $1 n F$ |  | $3 n F$ |  | $10 n F$ |  | $30 n F$ |  | 100 nF |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $P_{\text {mpp }, \text { fbr }} \downarrow$ | $P_{\text {out }, \text { sim }}$ | $P_{\text {loss }}$ | $P_{\text {out }, \text { sim }}$ | $P_{\text {loss }}$ | $P_{\text {out }, \text { sim }}$ | $P_{\text {loss }}$ | $P_{\text {out }, \text { sim }}$ | $P_{\text {loss }}$ | $P_{\text {out }, \text { sim }}$ | $P_{\text {loss }}$ |
| $1 \mu W$ | -1.15 | 8.48 | 3.78 | 8.31 | 11.4 | 8.52 | 19 | 9.47 | 2.59 | 27.9 |
| $3.5 \mu W$ | 5.44 | 8.69 | 14.9 | 8.97 | 31.9 | 9.52 | 54 | 11.7 | 73.4 | 25 |
| $10 \mu W$ | 15.2 | 9.01 | 31.8 | 9.53 | 62.5 | 10.8 | 107 | 13.9 | 167 | 32.2 |
| $100 \mu W$ | 66.4 | 11.2 | 120 | 13.8 | 224 | 18.1 | 385 | 28.3 | 681 | 52 |
| $1 m W$ | 228 | 18 | 400 | 26 | 737 | 39 | 1270 | 68 | 2270 | 151 |
| $10 m W$ | 741 | 39 | 1290 | 61 | 2360 | 104 | 4080 | 181 | 7250 | 508 |
| $50 m W$ | 1660 | 85 | 2890 | 132 | 5230 | 285 | 8680 | 866 | 16000 | 1407 |

Table 7.4: Piezo element MOPIR for lossless system $\left(M_{l l}\right)$ and simulated results $\left(M_{s i m}\right)$ for $f_{e x}=200 \mathrm{~Hz}$ and $V_{b a t}=3.0 \mathrm{~V}$

| $C_{p} \rightarrow$ | $1 n F$ |  | $3 n F$ |  | $10 n F$ |  | $30 n F$ |  | $100 n F$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $P_{m p p, f b r} \downarrow$ | $M_{l l}$ | $M_{\text {sim }}$ | $M_{l l}$ | $M_{\text {sim }}$ | $M_{l l}$ | $M_{\text {sim }}$ | $M_{l l}$ | $M_{\text {sim }}$ | $M_{l l}$ | $M_{\text {sim }}$ |
| $1 \mu W$ | 7.33 | -1.15 | 12.1 | 3.78 | 19.9 | 11.4 | 28.5 | 19 | 30.5 | 2.59 |
| $3.5 \mu W$ | 4.04 | 1.55 | 6.82 | 4.26 | 11.8 | 9.11 | 18.8 | 15.4 | 28.1 | 21 |
| $10 \mu W$ | 2.42 | 1.52 | 4.13 | 3.18 | 7.33 | 6.25 | 12.1 | 10.7 | 19.9 | 16.7 |
| $100 \mu W$ | 1.12 | 0.956 | 1.41 | 1.26 | 2.42 | 2.24 | 4.13 | 3.85 | 7.33 | 6.81 |
| $1 m W$ | 0.937 | 0.867 | 0.991 | 0.93 | 1.12 | 1.06 | 1.41 | 1.34 | 2.42 | 2.27 |
| $10 m W$ | 0.892 | 0.847 | 0.907 | 0.866 | 0.937 | 0.898 | 0.991 | 0.949 | 1.12 | 1.04 |
| $50 m W$ | 0.881 | 0.838 | 0.888 | 0.849 | 0.9 | 0.854 | 0.922 | 0.838 | 0.967 | 0.889 |

### 7.3.1. OUTPUT Power

The simulation results are shown in Table 7.3 and Figure 7.6. The losses in the system have multiple origins. The control circuits consume a certain amount of power. Just like for the DC source operations, this is roughly $2.4 \mu W$. The switching actions (during harvesting and during the voltage flip) also introduce losses. The increase in power loss for larger piezo capacitances and input power has multiple causes.

As the input power and/or piezo capacitance are increased, the voltage rises faster in the open circuit condition ( $t_{r} \rightarrow t_{h}$ ), reaches the start of the harvesting period $t_{h}$ earlier. This therefore increases the time the current is harvested $\left(t_{h} \rightarrow t_{f}\right)$, increasing switching and parasitic losses in the SCPC, as the number of SCPC cycles increases. This is one of the causes the power loss increases when increasing input power and piezo capacitance.

Secondly, the over-voltage protection mode (see Section 4.5.2) is activated for larger current. The total switch size is increased as well as the switching frequency of the SCPC to decrease its output resistance. This increases switching and parasitic losses in the SCPC.
Besides these effects, as shown in Section 5.2.2, the voltage flip performs more poorly for larger piezo capacitance. More of the available current is required to charge the piezo capacitance up to $V_{h}$, thus less current is harvested. Moreover, the voltages on the floating capacitors have changed slightly during the flipping operation, which is corrected by the SCPC, but does also require a little bit of extra power.

### 7.3.2. MOPIR

Table 7.4 and Figure 7.7 show the MOPIR that was deducted from the simulated results. From the simulation results, the losses are estimated and the general trend in relation to the open-circuit voltage $V_{O C}$ is shown for the region where the losses have the highest impact on the MOPIR.


Figure 7.6: Output power across the operating region (for $f_{e x}=200 \mathrm{~Hz}$ and $V_{b a t}=3.0 \mathrm{~V}$ )


Figure 7.7: MOPIR across the operating region (for $f_{e x}=200 \mathrm{~Hz}$ and $V_{b a t}=3.0 \mathrm{~V}$ )

### 7.3.3. Parasitic Extraction Results

Table 7.5 shows the simulations result that were obtained after extracting the parasitics from the layout of the design. It shows that for all cases, the performance is decreased slightly. The probable causes for this are the increased loss from charging parasitic capacitances, as well as a change in the timing of the harvesting cycle due to parasitics in the analog circuits (namely the active diode circuit).

### 7.3.4. Comparison to State-of-Art

Table 7.6 shows how the proposed design compares to other piezo harvesting interfaces using capacitors for voltage flipping. The increased voltage flipping efficiency yields a significantly higher MOPIR compared to the prior art. The larger external capacitors and the matching of the SCPC and FCR operations are the largest contributors to this increased voltage flipping efficiency. Although the total flipping capacitance is significantly higher that that of the prior art, it should be kept in mind that this system is also able to do DC-

Table 7.5: Extracted layout simulations results for a piezo source (for $f_{e x}=200 \mathrm{~Hz}$ and $V_{b a t}=3.0 \mathrm{~V}$ )

| $C_{p}$ | $P_{\text {fbr }, \text { mpp }}$ | MOPIR $_{\text {lossless }}$ | MOPIR $_{\text {sim }}$ | MOPIR $_{\text {pex }}$ |
| :---: | :---: | :---: | :---: | :---: |
| $100 n F$ | $3.5 \mu W$ | 27.1 | 21.0 | 20.0 |
| $100 n F$ | $10 \mu W$ | 19.9 | 16.7 | 15.4 |
| $10 n F$ | $10 \mu W$ | 7.33 | 6.25 | 5.71 |
| $100 n F$ | 10 mW | 1.12 | 1.04 | 0.72 |

Table 7.6: Comparison to the state-of-art in piezo harvesting

|  | This Work | JSSC'17 [28] | JSSC'17 [41] |
| :---: | :---: | :---: | :---: |
| Energy Extration Technique | FCR \& SCPC Integration | Flipping Capacitor Rectifier | SSHC |
| Key Component | Off-chip Capacitors | On-chip MIM Capacitors | Off-chip Capacitors |
| Total Flipping Capacitance | $4 \mu F$ | $1.44 n F$ | $360 n F$ |
| Piezo Capacitance | 1-100nF | 80 pF | $45 n F$ |
| Chip Area | $2.1 \mathrm{~mm}^{2}$ | $1.7 \mathrm{~mm}^{2}$ | $2.9 \mathrm{~mm}^{2}$ |
| Voltage Flipping Efficiency | 0.9375 | 0.85 | 0.8 |
| MOPIR | 20.0x | 4.83x | $9.7 x$ |
| Output Power | $10 \mu W-6.2 m W$ | $50.2 \mu \mathrm{~W}$ | $161.8 \mu \mathrm{~W}$ |
| Operating Frequency | $1-200 \mathrm{~Hz}$ | 110 kHz | 92 Hz |
|  | JSSC'19 [42] | JSSC'20 [43] | JSSC'20 [30] |
| Energy Extration Technique | Split Electrode SSHC | Multi-Level SSHC on capacitors | Split Phase FCR |
| Key Component | Custom MEMS | On-chip MIM Capacitors | Off-chip capacitors |
| Total Flipping Capacitance | $4 n F$ | 600 pF | $272 n F$ |
| Piezo Capacitance | $1.94 n F$ | $6 n F$ | $22 n F$ |
| Chip Area | $5.3 \mathrm{~mm}^{2}$ | $1 \mathrm{~mm}^{2}$ | $0.2 \mathrm{~mm}^{2}$ |
| Voltage Flipping Efficiency | 0.71 | 0.75 | 0.84 |
| MOPIR | 8.21x | 7.01x | $6.2 x$ |
| Output Power | $166 \mu \mathrm{~W}$ | $1.5-5.3 \mu W$ | $0.5-64 \mu W$ |
| Operating Frequency | 219 Hz | 22 Hz | 200 Hz |

DC voltage conversions for DC harvesting sources (TEGs and solar cells). Lastly, it should be noted that the results are obtained from simulations, whereas the prior art uses experimental measurement data. The measurement data for this design are not available at the time of writing and may be different from the simulation results.

### 7.4. Process and Temperature Effects

The aforementioned results from simulations were obtained from nominal conditions: an IC operating at $27^{\circ} \mathrm{C}$ with average process parameters. However, non-average process parameters and other operating temperature will occur in real world conditions. Firstly, the specified operating temperature range for the design is $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$. Secondly, process variations unavoidably occurs in the fabrication of semiconductors, increasing or decreasing the performance of both N -type and P-type material and the respective devices.

In designing the subcircuits, care was taken to meet its specifications for the different operating temperatures and process variations. As such, there are no significant performance changes compared to the nominal conditions. Furthermore, due to the inherit robustness of the SCPC design (it only requires switches to turn on and turn off properly for operation), only two effect noticeably influence the performance of the system:

- At high operating temperatures, leakage currents increase in the CMOS devices. However, this is only really noticed for low input powers, degrading the performance by up to $30 \%$.
- For different operating temperatures and process variation, the on-resistance of the transistors in the switches change. This effect is only noticed for high frequency operations in DC source mode where the FSL resistance, and thus the on-resistance of the switches, is dominant (e.g. $P_{m p p}=50 \mathrm{~mW}$ and $V_{m p p}=170 \mathrm{mV}$ ).


### 7.5. CONCLUSION

This chapter has shown and discussed the simulation results of the implementation of the designed system. It was shown that the efficiency of the system is very high over a large portion of the operating range for DC sources, but also that the edges of the operating range show the limits of the power converter. For low input power levels, the power losses in the supporting circuits cause a drop in the efficiency. For low input voltages, the maximum voltage conversion ratio limits the ability to match the MPP input voltage, limiting output power. The analytical model that was developed throughout Chapter 4 was found to be rather accurate in predicting the performance of the SCPC. For piezo sources, a theoretical MOPIR of 32 could be achieved. However, due to losses and power consumption in the system, a MOPIR of 20.0 was found. Nevertheless, a comparison to the state-of-art shows that the system outperforms existing designs, while also offering the ability to do DC-to-DC voltage conversions to efficiency harvest from DC sources. The effects of process variation and different operating temperatures and voltages has also been studied.

Lastly, it should be noted that measurement results could not be obtained at the time of writing. Simulation results may differ from the performance of the physical IC, even though layout parasitics were taken into account. There are several possible causes of simulation inaccuracy including but not limited to simplified harvester modelling and finite settling time of the system.

## 8

## DISCUSSION

This chapter examines the design and its results. Firstly, some remarks are given regarding design decisions as well as the presented simulation results to emphasize potential weaknesses. Secondly, the expected system behaviour beyond the specifications is shown, to highlight the limits of the design.

### 8.1. Design and Results

Firstly, the designed SCPC has a high resolution in terms of possible configurations: two power modes, 119 different conversion ratios and a very wide range of switching frequencies. Although this gives it the ability to match a large range of MPP input voltages, it also present a challenge when implementing an MPPT algorithm to work with this SCPC, as it has to consider a large number of options. As such, the number of conversion ratios may need to be reduced to implement an MPPT algorithm sensibly. This can be done with only little effect on the harvesting efficiency by removing closely related conversion ratios (for example 13/16 $=0.813$ and $9 / 11=0.818$ ).

Secondly, this thesis work does not include measurement data of the designed system. The most advanced simulation data that is available is that of the layout, from which parasitics were extracted. However, these simulations also have limitations. Firstly, only the parasitics above a certain minimal value are extracted from the layout, to limit the amount of nodes and components to be simulated. Secondly, only a limited number of these simulations have been executed, aiming to get an idea for the differences between the simulations with and without the extracted parasitics from the layout. Simulations of the full system with parasitics extracted from the layout was not possible over the full operating range due to limited time and resources. However, no great differences were found in these simulations, which suggests that this is true across the entire operating range.

Lastly, although the simulations represent the actual behaviour of the system in its taped-out realization, this is not necessarily the case for the equivalent models of the harvesters. Especially the equivalent model of the piezo element harvester that was used, is a simplification of actual piezo elements. Most prominently, excitations in the real world may not be sinusoidal, which changes the waveform of the piezo current compared to the model used. This may impact the amount of energy harvested by the harvesting interface significantly. Measurement data should be obtained to get more accurate values for the performance of this system with actual piezo elements under natural excitation.

### 8.2. Operating Behaviour Beyond Specifications

This section looks into the behaviour of the system beyond the specified operating conditions. It should be noted that the limitations that are found are partially present because of the specified operating conditions, which lead to certain design choices in terms of the voltage conversion ratio range and power consumption budget of certain supporting circuits.

## DC Source Limitations

For the DC source operations, the input voltage of the power converter is limited to just below 5 V to protect the devices. Harvesting elements with MPP output voltages larger than 5 V are supported, but this MPP voltage cannot be matched and a decreased harvesting efficiency should be expected. Energy harvesting for MPP input voltages below the specified range is possible, but only at a very low efficiency as the maximum voltage conversion ratio of 16 limits the minimum input voltage of the system.

In terms of MPP input power, powers much lower than $10 \mu \mathrm{~W}$ will not generate output power due to the static power consumption of the system. Higher output power levels are limited by the maximum current density of the metal interconnects in the IC.

## Piezo Element Source Limitations

Limitations exist for the parameters of the piezo harvester and its excitation. For piezo capacitances higher than 100 nF , the voltage flipping efficiency will decrease significantly and the capacitor imbalance after the voltage flip will cause additional power losses. This can be avoided by increasing the size of the floating capacitors, but then they can no longer be implemented as in-package capacitors. There is no lower limit for the piezo capacitance, but the benefit of using this piezo harvesting interface compared to a full bridge rectifier will be lost quickly for piezo capacitances lower than $1 n F$.

The minimum acceptable input power is again limited by the power consumption of the system, although a high MOPIR can decrease the minimum FBR MPP input power to below $1 u W$. The maximum input power is limited by the over-voltage protection. More specifically, for higher input currents, the voltage drop due to the conduction resistance of the SCPC is higher, and the over-voltage protection will be triggered causing a significant power loss.

The excitation frequency of the piezo element is limited by the design. Due to the build-in time-out of the finite state machine in the controller, the harvesting cycle cannot be completed for excitation frequencies below 0.5 Hz . Frequencies above 200 Hz will encounter difficulties due to the decreased conduction angle as the voltage flipping operation will always take $310 u s$. However, as both of these frequency limitations are directly related to the timings from the externally supplied 100 kHz clock, this frequency can be adjusted to allow lower or higher excitation frequencies.

## Battery Limitations

Lastly, the battery voltage limitations are discussed. Battery voltages larger than 4.5 V are not supported by the system, as the step-down configuration of the SCPC during piezo harvesting mode will create voltages too close to the over-voltage protection trigger voltage. For battery voltages lower than 3.0 V , poorer performance is expected because of the lower gate drive voltage in the SCPC.

## Conclusion

The goal of this thesis work was to design a low-power high efficiency single-channel PMIC that can harvest both DC power from solar and TEG sources and AC power from piezo elements at the maximum power point (MPP). This concluding chapter gives an overview of presented work done to achieve this goal and summarizes the contributions to the field of energy harvesting. It also provides some recommendations towards future research.

### 9.1. THESIS OvERVIEW

Firstly, a literature study was conducted to determine the requirements for the design of a single-channel heterogeneous-source energy harvesting PMIC for powering IoT nodes. Chemical and nuclear energy were discarded as energy sources as these are generally not available near IoT nodes. RF energy harvesting was also discarded because of its low power levels. Solar, thermal and mechanical energy harvesting were the remaining types of energy and the photovoltaic effect, Seebeck effect and piezoelectric effect were deemed most suitable energy conversion phenomena. The respective energy harvesting devices were discussed and modelled. Moreover, the energy harvesting interfaces for piezo element harvesting and power conversion techniques for DC source harvesting from literature were discussed.

The design was discussed in a top-down approach, starting with a description of the system requirements. A DC-to-DC voltage conversion was required for harvesting from a DC source (TEG or solar cell). The switched capacitor power converter (sometimes referred to as a charge pump) with in-package capacitors was found to give a good trade-off between the physical system size and efficient energy conversion for the given input voltages and powers. Rectification and voltage flipping was required for the energy conversion from the piezo element source type, for which the active MOS rectifier and SPFCR were the preferred existing techniques. Next, the system overview was given, with each subsystem and a brief description of their working. Additionally, the modelling of the design was discussed.

A novel SCPC was designed with a maximum voltage conversion ratio of 16 and 119 different voltage conversion ratios in total. A charge flow analysis was used to model the behaviour of the designed SCPC and was of great use in optimizing the design. It was expected to perform very well in terms of converting the available energy at the source to energy in the battery storage, because of its high resolution in terms of voltage conversion ratios. Furthermore, the protection circuitry was discussed that protects the system from excessively high voltages.

For conversion of energy from piezo element sources, a novel voltage flipping rectifier design was discussed, that integrates SCPC and FCR operations. The two separate actions for the efficient piezo element harvesting interface (harvesting the piezo current and performing the voltage flip) were matched such that these actions complement each other. It was found that if the SCPC would be harvesting with a voltage conversion ratio of $M=n / 16$, the external capacitors would be at certain voltage levels, such that 15 equally spaced fractions of the input voltage could be created by connecting these capacitors in series. This greatly increased the voltage flipping efficiency and therefore the theoretical MOPIR to 32. Additionally, circuits for reaching the MPP, over-voltage protection and control were designed.

The system was completed by the integration of both harvesting modes with the novel source differentiation circuit and the corresponding expansion of the finite state machine that controls the system. Moreover, a debug module was added to increase testability of the IC.

The simulation results showed a harvesting efficiency of up to $96.2 \%$ for DC source harvesting. Furthermore, it was found that the equivalent circuit can accurately predict the behaviour of the SCPC with linear DC sources (such as TEGs). For this reason, performance of the system with non-linear DC sources (such as solar cells) was not needed to be simulated and only given by the developed system model. Next, the expected and simulated results for piezo harvesting were discussed and a MOPIR of 20.0 was found, a significant improvement over the state-of-art. Finally, the effects of process variation and different operating temperatures were discussed.

Lastly, the design and its results were discussed. A remark was made on the high number of conversion ratios for the SCPC and its impact on designing an MPPT algorithm. Furthermore, comments were made on the accuracy and reliability of the simulation data. The expected operating behaviour beyond the design specifications were also discussed.

Concludingly, the goal of this thesis has been met. Both the areas of DC source harvesting and piezo element source harvesting have been explored and a single-channel PMIC has been designed and implemented. The simulation results show highly efficient energy harvesting across the full operating range.

### 9.2. Contributions

This list summarizes the key contributions made to the field of energy harvesting:

- An energy harvesting platform, with only one input channel, able to harvest from different types of harvesters (non-simultaneously).
- A source differentiation circuit that is able to determine whether a DC source or piezo element source is connected.
- A novel SCPC design with a wide range and high resolution of voltage conversion ratios.
- A voltage flipping rectifier design that uses capacitors from specific SCPC configurations to achieve a MOPIR of 20.0.
- An exemplar CMOS implementation of the aforementioned system and subsystems.


### 9.3. Future Work

This section shows recommendations towards future research. Next to the measurement and characterization of the designed IC, design improvement and expansion is possible as well as improved system integration. The following tasks could be performed to enhance the design:

- An MPPT algorithm for DC source operation is vital part of completing the energy harvesting platform.
- The single-channel heterogeneous-source principle can be expanded by adding compatibility for RF energy harvesting.
- In its current form, the system will not be able to operate when the energy storage device is fully depleted. This issue can be solved by adding a cold-start circuit to the system.
- Although the SCPC can be configured to have a 1-to-1 voltage conversion, this can be done much more efficiently by bypassing the SCPC as a whole, either by using some existing switches or adding a separate bypass switch.
- Regulation circuitry should be added to ensure that the battery is not charged above its rated voltage.
- One of the limiting factors in reaching a high MOPIR is the technology voltage limit of 5 V . Implementing the design in a high-voltage technology might increase the MOPIR over a larger range of input conditions. However, it should be kept in mind that the characteristics of these CMOS devices differ, such that they may impact other parameters that influence the output power.
- A comparative analysis of the proposed SCPC, other reconfigurable SCPCs and inductor based converters can be conducted to show how they compare and which type is preferred under which conditions.
- The hypothesis that an SCPC operating with a conversion ratio of $M=\frac{P}{Q}, Q-1$ equally spaced intermediate voltage levels between $V_{i}$ and $0 V$ can be made with the floating capacitors (see Section 5.2) should be investigated, such that it can be accepted or refuted.


## A

## Appendix

## A.1. Switch Size Optimization

$$
\begin{equation*}
\min _{\sum_{i=1}^{22} x_{i}=1}\left(\sum_{i=1}^{22} \frac{v_{i}}{x_{i}}\right) \tag{A.1}
\end{equation*}
$$

With $\vec{v}=[667.1,27.20,236.5,48.04,648.5,173.6,65.10,77.81,12.35,83.43,43.40,21.70,19.01,4.653,19.73,10.85,10.85$, 4.507, 0.9296, 5.413, 0.9997, 9.849].

The task at hand is to execute the minimization given in (A.1). This minimization can be solved with the help op the Lagrange multiplier:

$$
\begin{align*}
\mathscr{L}(\lambda, \vec{x}) & =f(\vec{x})-\lambda(g(\vec{x})-1) \\
f(\vec{x}) & =\sum_{i=1}^{22} \frac{v_{i}}{x_{i}}  \tag{A.2}\\
g(\vec{x}) & =\sum_{i=1}^{22} x_{i}
\end{align*}
$$

At the global minimum, the derivative of $\mathscr{L}$ to each $x_{i}$ will be zero:

$$
\begin{equation*}
\frac{\delta \mathscr{L}}{\delta x_{i}}=-\frac{v_{i}}{x_{i}^{2}}-\lambda=0 \tag{A.3}
\end{equation*}
$$

This can be rewritten to find $x_{i}$ :

$$
\begin{equation*}
x_{i}= \pm \sqrt{\frac{-v_{i}}{\lambda}} \tag{A.4}
\end{equation*}
$$

Only the positive values for $x_{i}$ are taken. Considering the condition that $g(\vec{x})=1, \lambda$ can be found:

$$
\begin{equation*}
g(\vec{x})=\sum_{i=1}^{22}\left(x_{i}\right)=\sum_{i=1}^{22}\left(\sqrt{\frac{-v_{i}}{\lambda}}\right)=1 \tag{A.5}
\end{equation*}
$$

This can be rewritten to find $\lambda$ :

$$
\begin{align*}
& \sum_{i=1}^{22}\left(\sqrt{-v_{i}}\right)=\sqrt{\lambda}  \tag{A.6}\\
& \lambda=\left(\sum_{i=1}^{22}\left(\sqrt{-v_{i}}\right)\right)^{2} \tag{A.7}
\end{align*}
$$

Lastly, the values for $x_{i}$ are found, using (A.4):

$$
\begin{equation*}
x_{i}= \pm \sqrt{\frac{-v_{i}}{\left(\sum_{i=1}^{22}\left(\sqrt{-v_{i}}\right)\right)^{2}}} \tag{A.8}
\end{equation*}
$$

$\vec{x}=[0.1616,0.0326,0.0962,0.0434,0.1593,0.0824,0.0505,0.0552,0.0220,0.0571,0.0412,0.0291,0.0273,0.0135,0.0278$, $0.0206,0.0206,0.0133,0.0060,0.0146,0.0063,0.0196]$

## A.2. Piezo MPPT Algorithm

This section explores the design of a dynamic maximum power point tracking (MPPT) for piezo harvesting interfaces.

Equation (2.20) shows a general equation for the power that is harvested from a piezo element connected to a harvesting interface with voltage flipping ability. Due to $P_{h}$ 's dependency on $V_{h}$ (in the form of $P_{h}\left(V_{h}\right)=$ $\left.a \cdot V_{h}^{2}-b \cdot V_{h}\right) V_{h}$ can be chosen such that a maximum output power is guaranteed. The variables $a$ and $b$ are dependent on the voltage flipping efficiency, the harvester properties and the stress exerted on the harvester. Thus, the optimal $V_{h}$ (MPP voltage) is also dependent on these parameters. A robust method of finding the MPP voltage is developed, such that any change in parameters will be corrected accordingly.

## A.2.1. Positive Half Cycle MPP

For the determination of the MPPT a positive half cycle is assumed with a harvesting circuit that has a voltage flipping ability (see Section 2.5.3). The input current has a period of $T=1 / f_{e x}$ where $f_{e x}$ is the excitation frequency. Equations (A.9) and (A.10) are assumed to describe the current and voltage waveforms for such a harvesting circuit. This open circuit condition is present for $V_{r}<V_{p}$ (between $t_{r}$ and $t_{h}$ ) as shown in Figure A.1.


Figure A.l: Piezo harvesting waveforms

$$
\begin{gather*}
I_{p}(t)=I_{\max } \cdot \sin \left(2 \pi f_{e x}\right)  \tag{A.9}\\
V_{p}(t)=V_{r}+\int_{0}^{t_{h}} \frac{I_{p}(t)}{C_{p}} d t \quad \text { for } 0<t<t_{h} \tag{A.10}
\end{gather*}
$$

Combining these $V_{p}$ can be rewritten as such:

$$
\begin{equation*}
V_{p}(t)=V_{h} \cdot \eta_{f l i p}+\frac{I_{\max }}{C_{p} \cdot 2 \pi f_{e x}} \cdot\left(1-\cos \left(2 \pi f_{e x} \cdot t\right)\right) \quad \text { for } \quad 0<t<t_{h} \tag{A.11}
\end{equation*}
$$

Using $V_{p}\left(t_{h}\right)=V_{h}, V_{h}$ is evaluated:

$$
\begin{align*}
& V_{h}=V_{h} \cdot \eta_{f l i p}+\frac{I_{\max }}{C_{p} \cdot 2 \pi f_{e x}} \cdot\left(1-\cos \left(2 \pi f_{e x} \cdot t_{h}\right)\right)  \tag{A.12}\\
& V_{h}\left(1-\eta_{f l i p}\right)=\frac{I_{\max }}{C_{p} \cdot 2 \pi f_{e x}} \cdot\left(1-\cos \left(2 \pi f_{e x} \cdot t_{h}\right)\right)  \tag{A.13}\\
& V_{h}=\frac{I_{\max }}{C_{p} \cdot 2 \pi f_{e x} \cdot\left(1-\eta_{f l i p}\right)} \cdot\left(1-\cos \left(2 \pi f_{e x} \cdot t_{h}\right)\right) \tag{A.14}
\end{align*}
$$

Next, the total amount of charge harvested in one half cycle can be found as follows:

$$
\begin{equation*}
Q_{h}=\int_{t_{h}}^{T / 2} I_{p}(t) d t=\frac{I_{m a x}}{2 \pi f_{e x}} \cdot\left(\cos \left(2 \pi f_{e x} \cdot t_{h}\right)+1\right) \tag{A.15}
\end{equation*}
$$

Therefore, the total amount of energy harvested in one half cycle is as follows:

$$
\begin{align*}
E_{h}=V_{h} \cdot Q_{h} & =\frac{1}{\left(1-\eta_{f l i p}\right) \cdot C_{p}}\left(\frac{I_{\text {max }}}{2 \pi f_{e x}}\right)^{2} \cdot\left(1-\cos \left(2 \pi f_{e x} \cdot t_{h}\right)\right) \cdot\left(\cos \left(2 \pi f_{e x} \cdot t_{h}\right)+1\right)  \tag{A.16}\\
E_{h} & =V_{h} \cdot Q_{h}=\frac{1}{\left(1-\eta_{f l i p}\right) \cdot C_{p}}\left(\frac{I_{m a x}}{2 \pi f_{e x}}\right)^{2} \cdot\left(1-\cos ^{2}\left(2 \pi f_{e x} \cdot t_{h}\right)\right)  \tag{A.17}\\
E_{h} & =V_{h} \cdot Q_{h}=\frac{1}{2 \cdot\left(1-\eta_{f l i p}\right) \cdot C_{p}}\left(\frac{I_{m a x}}{2 \pi f_{e x}}\right)^{2} \cdot\left(1-\cos \left(4 \pi f_{e x} \cdot t_{h}\right)\right) \tag{A.18}
\end{align*}
$$

Then, for $0<t_{h}<\frac{T}{2}$, the maximum amount of energy is harvested can be found by derivating $E_{h}$ to $t_{h}$ :

$$
\begin{equation*}
\frac{\delta E_{h}\left(t_{h}\right)}{\delta t_{h}}=\left(-4 \pi f_{e x}\right) \cdot \frac{1}{2 \cdot\left(1-\eta_{f l i p}\right) \cdot C_{p}}\left(\frac{I_{\max }}{2 \pi f_{e x}}\right)^{2} \cdot \sin \left(4 \pi f_{e x} \cdot t_{h}\right)=0 \tag{A.19}
\end{equation*}
$$

Resulting in:

$$
\begin{equation*}
t_{h}=\frac{1}{4 f_{e x}}=\frac{T}{4} \tag{A.20}
\end{equation*}
$$

If the condition above is satisfied, the maximum amount of energy harvested in one positive half cycle is:

$$
\begin{equation*}
E_{h, m p p}=\frac{1}{\left(1-\eta_{f l i p}\right) \cdot C_{p}}\left(\frac{I_{\max }}{2 \pi f_{e x}}\right)^{2} \tag{A.21}
\end{equation*}
$$

As the negative half cycle will shows the same behaviour, expect with voltages and current in opposite polarity, the maximum power point (MPP) power is given by (A.22). The MPP harvesting voltage is given by (A.23).

$$
\begin{gather*}
P_{h, m p p}=E_{h} \cdot 2 f_{e x}=\frac{I_{\max }^{2}}{\left(1-\eta_{f l i p}\right) \cdot C_{p} \cdot 2 \pi^{2} \cdot f_{e x}}  \tag{A.22}\\
V_{h, m p p}=V_{p}\left(t_{h}\right)=\frac{I_{\max }}{C_{p} \cdot 2 \pi f_{e x} \cdot\left(1-\eta_{f l i p}\right)} \tag{A.23}
\end{gather*}
$$

## A.2.2. State Definition and Transitions

In one piezo harvesting cycle, three different states can be defined (see Figure A.2):

- Voltage Flip: The voltage on the piezo element is flipped (reversed in polarity) to $V_{r}\left(=-\eta_{f l i p} \cdot V_{h}\right)$
- Open Circuit: The piezo current $I_{p}$ charges the piezo capacitance from $V_{r}$ to $V_{h}$
- Harvesting: The piezo current $I_{p}$ is harvested at the harvesting voltage $V_{h}(t=T / 2)$

The each state is initiated by a specific trigger. At $t_{r}$ the voltage flipping operation is finished and the 'Open Circuit' state is initiated. At $t_{h}$ the MPP voltage is reached and harvesting at this voltage should be started. The voltage flipping operation should be initiated around the transition from one half cycle to the next (indicated by the zero current crossing of $I_{p}$ ).
Considering that $V_{p}\left(t_{h}\right)=V_{h, m p p}$, the maximum power point voltage can be evaluated for each cycle to achieve a true tracking of the maximum power point when $t_{h}$ is known. When the input frequency is know, $t_{h}$ has a fixed value. However, this may not be the case. Therefore, a method must be found to dynamically determine the value of $t_{h}$.

As shown by (A.9) and Figure A.2, at $t_{h}$ the peak piezo current is found $\left(I_{p}\left(t_{h}\right)=I_{\max }\right)$. Because of the open circuit configuration for $t_{r}<t<t_{h}$, the derivative of the piezo voltage $V_{p}$ is proportional to the piezo current $I_{p}$. Thus, $t_{h}$ is also indicated by a peak in $\delta V_{p}(t) / \delta t$.


Figure A.2: The Piezo MPPT Scheme (with an exaggerated 7-phase FCR operation)


Figure A.3: MPPT FSM Implementation

## Comments

The developed piezo MPPT algorithm can be used for multiple types of voltage flipping rectifiers. However, some non-ideal could impact the accuracy of the MPPT severely. Examples of these non-idealities are losses in the system or non-sinusoidal input currents.

## A.3. Figures


(b) $\phi_{2}$

(d) $\phi_{4}$

(e) $\phi_{5}$

Figure A.4: Charge flows for the SCPC circuit for $M=16$

## A.4. List of SWITCH CONFIGURATIONS FOR VOLTAGE FLIP

Table A.1: Switch configurations for voltage flips for for $M=\frac{11}{16}: V_{C 1}=\frac{-5}{16} \cdot V_{h}, V_{C 2}=\frac{6}{16} \cdot V_{h}, V_{C 3}=\frac{-4}{16} \cdot V_{h}$ and $V_{C 4}=\frac{8}{16} \cdot V_{h}$

| Step | $V_{\text {rect }}=\left\|V_{p}\right\|$ | Active Switches |
| :--- | :--- | :--- |
| $1+31$ | $\frac{15}{16} \cdot V_{h}=-V_{C 1}+V_{C 2}-V_{C 3}$ | $3,8,14,23,26$ |
| $2+30$ | $\frac{14}{16} \cdot V_{h}=V_{C 2}+V_{C 4}$ | $3,6,13,22,26$ |
| $3+29$ | $\frac{13}{16} \cdot V_{h}=-V_{C 1}+V_{C 4}$ | $3,8,15,22,26$ |
| $4+28$ | $\frac{12}{16} \cdot V_{h}=-V_{C 3}+V_{C 4}$ | $3,6,16,22,26$ |
| $5+27$ | $\frac{11}{16} \cdot V_{h}=-V_{C 1}+V_{C 2}$ | $3,8,13,23,26$ |
| $6+26$ | $\frac{10}{16} \cdot V_{h}=V_{C 2}-V_{C 3}$ | $3,6,14,23,26$ |
| $7+25$ | $\frac{9}{16} \cdot V_{h}=-V_{C 1}-V_{C 3}$ | $3,9,14,23,26$ |
| $8+24$ | $\frac{8}{16} \cdot V_{h}=V_{C 4}$ | $1,8,15,22,26$ |
| $9+23$ | $\frac{7}{16} \cdot V_{h}=-V_{C 1}-V_{C 2}+V_{C 4}$ | $3,9,15,22,26$ |
| $10+22$ | $\frac{6}{16} \cdot V_{h}=V_{C 2}$ | $1,8,13,23,26$ |
| $11+21$ | $\frac{5}{16} \cdot V_{h}=-V_{C 1}$ | $3,9,13,23,26$ |
| $12+20$ | $\frac{4}{16} \cdot V_{h}=-V_{C 3}$ | $1,9,14,23,26$ |
| $13+19$ | $\frac{3}{16} \cdot V_{h}=V_{C 1}+V_{C 4}$ | $1,6,15,22,26$ |
| $14+18$ | $\frac{2}{16} \cdot V_{h}=-V_{C 2}+V_{C 4}$ | $1,9,15,22,26$ |
| $15+17$ | $\frac{1}{16} \cdot V_{h}=-V_{C 1}+V_{C 3}$ | $1,6,13,23,26$ |
| 16 | $0 V$ | 24,26 |

Table A.2: Switch configurations for voltage flips for for $M=\frac{13}{16}: V_{C 1}=\frac{-3}{16} \cdot V_{h}, V_{C 2}=\frac{-6}{16} \cdot V_{h}, V_{C 3}=\frac{4}{16} \cdot V_{h}$ and $V_{C 4}=\frac{8}{16} \cdot V_{h}$

| Step | $V_{\text {rect }}=\left\|V_{p}\right\|$ | Active Switches |
| :--- | :--- | :--- |
| $1+31$ | $\frac{15}{16} \cdot V_{h}=-V_{C 1}+V_{C 3}+V_{C 4}$ | $3,9,13,20,26$ |
| $2+30$ | $\frac{14}{16} \cdot V_{h}=-V_{C 2}+V_{C 4}$ | $3,7,15,22,26$ |
| $3+29$ | $\frac{13}{16} \cdot V_{h}=-V_{C 1}-V_{C 2}+V_{C 3}$ | $3,9,15,21,26$ |
| $4+28$ | $\frac{12}{16} \cdot V_{h}=V_{C 3}+V_{C 4}$ | $1,9,13,20,26$ |
| $5+27$ | $\frac{11}{16} \cdot V_{h}=-V_{C 1}+V_{C 4}$ | $3,8,15,22,26$ |
| $6+26$ | $\frac{10}{16} \cdot V_{h}=-V_{C 2}+V_{C 3}$ | $1,9,15,21,26$ |
| $7+25$ | $\frac{9}{16} \cdot V_{h}=-V_{C 1}-V_{C 2}$ | $3,9,16,21,26$ |
| $8+24$ | $\frac{8}{16} \cdot V_{h}=V_{C 4}$ | $1,8,15,22,26$ |
| $9+23$ | $\frac{7}{16} \cdot V_{h}=-V_{C 1}+V_{C 3}$ | $3,8,15,21,26$ |
| $10+22$ | $\frac{6}{16} \cdot V_{h}=-V_{C 2}$ | $1,9,16,21,26$ |
| $11+21$ | $\frac{5}{16} \cdot V_{h}=V_{C 1}+V_{C 4}$ | $1,6,15,22,26$ |
| $12+20$ | $\frac{4}{16} \cdot V_{h}=V_{C 3}$ | $1,8,15,21,26$ |

Continued on next page

Table A. 2 - Continued from previous page

| Step | $V_{\text {rect }}=\left\|V_{p}\right\|$ | Active Switches |
| :--- | :--- | :--- |
| $13+19$ | $\frac{3}{16} \cdot V_{h}=-V_{C 1}$ | $3,8,16,21,26$ |
| $14+18$ | $\frac{2}{16} \cdot V_{h}=-V_{C 2}-V_{C 3}$ | $1,8,14,20,26$ |
| $15+17$ | $\frac{1}{16} \cdot V_{h}=V_{C 1}+V_{C 3}$ | $1,6,15,21,26$ |
| 16 | $0 V$ | 24,26 |

Table A.3: Switch configurations for voltage flips for for $M=\frac{15}{16}: V_{C 1}=\frac{-1}{16} \cdot V_{h}, V_{C 2}=\frac{-2}{16} \cdot V_{h}, V_{C 3}=\frac{-4}{16} \cdot V_{h}$ and $V_{C 4}=\frac{8}{16} \cdot V_{h}$

| Step | $V_{\text {rect }}=\left\|V_{p}\right\|$ | Active Switches |
| :--- | :--- | :--- |
| $1+31$ | $\frac{15}{16} \cdot V_{h}=-V_{C 1}-V_{C 2}-V_{C 3}+V_{C 4}$ | $3,9,16,22,26$ |
| $2+30$ | $\frac{14}{16} \cdot V_{h}=-V_{C 2}-V_{C 3}+V_{C 4}$ | $1,9,16,22,26$ |
| $3+29$ | $\frac{13}{16} \cdot V_{h}=-V_{C 1}-V_{C 3}+V_{C 4}$ | $3,8,16,22,26$ |
| $4+28$ | $\frac{12}{16} \cdot V_{h}=-V_{C 3}+V_{C 4}$ | $1,8,16,22,26$ |
| $5+27$ | $\frac{11}{16} \cdot V_{h}=-V_{C 1}-V_{C 2}+V_{C 4}$ | $3,9,15,22,26$ |
| $6+26$ | $\frac{10}{16} \cdot V_{h}=-V_{C 2}+V_{C 4}$ | $1,9,15,22,26$ |
| $7+25$ | $\frac{9}{16} \cdot V_{h}=-V_{C 1}+V_{C 4}$ | $3,8,15,22,26$ |
| $8+24$ | $\frac{8}{16} \cdot V_{h}=V_{C 4}$ | $1,8,15,22,26$ |
| $9+23$ | $\frac{7}{16} \cdot V_{h}=V_{C 1}+V_{C 4}$ | $3,9,16,23,26$ |
| $10+22$ | $\frac{6}{16} \cdot V_{h}=-V_{C 2}-V_{C 3}$ | $1,9,16,23,26$ |
| $11+21$ | $\frac{5}{16} \cdot V_{h}=-V_{C 1}-V_{C 3}$ | $3,8,16,23,26$ |
| $12+20$ | $\frac{4}{16} \cdot V_{h}=-V_{C 3}$ | $1,8,16,23,26$ |
| $13+19$ | $\frac{3}{16} \cdot V_{h}=-V_{C 1}-V_{C 2}$ | $3,9,15,23,26$ |
| $14+18$ | $\frac{2}{16} \cdot V_{h}=-V_{C 2}$ | $1,9,15,23,26$ |
| $15+17$ | $\frac{1}{16} \cdot V_{h}=-V_{C 1}$ | $3,8,15,23,26$ |
| 16 | $0 V$ | 24,26 |

## A.5. List of conversion ratio settings

Table A.4: List of conversion ratio settings

| M (decimal) | M (fraction) | $a_{1}$ | $a_{2}$ | $a_{3}$ | $a_{4}$ | $a_{5}$ | $a_{6}$ | $b_{1}$ | $b_{2}$ | $b_{3}$ | $b_{4}$ | $b_{5}$ | $b_{6}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0.0625 | $\frac{1}{16}$ | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 |
| 0.0667 | $\frac{1}{15}$ | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 |
| 0.0714 | $\frac{1}{14}$ | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 |
| 0.0769 | $\frac{1}{13}$ | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 |
| 0.0833 | $\frac{1}{12}$ | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 |
| 0.0909 | $\frac{1}{11}$ | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 0 |
| 0.1 | $\frac{1}{10}$ | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 |
| 0.111 | $\frac{1}{9}$ | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 0 |
| 0.125 | $\frac{1}{8}$ | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 |
| 0.133 | $\frac{2}{15}$ | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 |
| 0.143 | $\frac{1}{7}$ | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 0 |
| 0.167 | $\frac{1}{6}$ | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 |
| 0.182 | $\frac{2}{11}$ | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 1 |
| 0.188 | $\frac{3}{16}$ | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 |
| 0.2 | $\frac{1}{5}$ | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 |
| 0.25 | $\frac{1}{4}$ | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 |
| 0.267 | $\frac{4}{15}$ | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 |
| 0.273 | $\frac{3}{11}$ | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 0 |
| 0.286 | $\frac{2}{7}$ | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 |
| 0.308 | $\frac{4}{13}$ | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 1 |
| 0.313 | $\frac{5}{16}$ | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 |
| 0.333 | $\frac{1}{3}$ | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 |
| 0.357 | $\frac{5}{14}$ | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 |
| 0.375 | $\frac{3}{8}$ | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 |
| 0.385 | $\frac{5}{13}$ | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 |
| 0.4 | $\frac{2}{5}$ | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 |
| 0.429 | $\frac{3}{7}$ | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 0 |
| 0.438 | $\frac{7}{16}$ | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 |
| 0.467 | $\frac{7}{15}$ | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 |
| 0.5 | $\frac{1}{2}$ | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 |
| 0.533 | $\frac{8}{15}$ | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 |
| 0.563 | $\frac{9}{16}$ | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 |
| 0.571 | $\frac{4}{7}$ | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 |
| 0.6 | $\frac{3}{5}$ | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 |

Table A. 4 - Continued from previous page

| M (decimal) | M (fraction) | $a_{1}$ | $a_{2}$ | $a_{3}$ | $a_{4}$ | $a_{5}$ | $a_{6}$ | $b_{1}$ | $b_{2}$ | $b_{3}$ | $b_{4}$ | $b_{5}$ | $b_{6}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0.615 | $\frac{8}{13}$ | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 1 |
| 0.625 | $\frac{5}{8}$ | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 |
| 0.643 | $\frac{9}{14}$ | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 |
| 0.667 | $\frac{2}{3}$ | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 |
| 0.688 | $\frac{11}{16}$ | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 |
| 0.692 | $\frac{9}{13}$ | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 |
| 0.714 | $\frac{5}{7}$ | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 0 |
| 0.727 | $\frac{8}{11}$ | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 1 |
| 0.733 | $\frac{11}{15}$ | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 |
| 0.75 | $\frac{3}{4}$ | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 |
| 0.8 | $\frac{4}{5}$ | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 |
| 0.813 | $\frac{13}{16}$ | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 |
| 0.818 | $\frac{9}{11}$ | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 0 |
| 0.833 | $\frac{5}{6}$ | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 |
| 0.857 | $\frac{6}{7}$ | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 |
| 0.867 | $\frac{13}{15}$ | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 |
| 0.875 | $\frac{7}{8}$ | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 |
| 0.889 | $\frac{8}{9}$ | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 1 |
| 0.9 | $\frac{9}{10}$ | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 |
| 0.909 | $\frac{10}{11}$ | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 1 |
| 0.917 | $\frac{11}{12}$ | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 |
| 0.923 | $\frac{12}{13}$ | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 1 |
| 0.929 | $\frac{13}{14}$ | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 |
| 0.933 | $\frac{14}{15}$ | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 |
| 0.938 | $\frac{15}{16}$ | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 |
| 1 | $\frac{1}{1}$ | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 |
| 1.07 | $\frac{16}{15}$ | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 1 |
| 1.07 | $\frac{15}{14}$ | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 0 |
| 1.08 | $\frac{14}{13}$ | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 |
| 1.08 | $\frac{13}{12}$ | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 |
| 1.09 | $\frac{12}{11}$ | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1 |
| 1.1 | $\frac{11}{10}$ | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 0 |
| 1.11 | $\frac{10}{9}$ | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 |
| 1.13 | $\frac{9}{8}$ | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 |
| 1.14 | $\frac{8}{7}$ | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 |
| 1.15 | $\frac{15}{13}$ | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 0 |

Continued on next page

Table A. 4 - Continued from previous page

| M (decimal) | M (fraction) | $a_{1}$ | $a_{2}$ | $a_{3}$ | $a_{4}$ | $a_{5}$ | $a_{6}$ | $b_{1}$ | $b_{2}$ | $b_{3}$ | $b_{4}$ | $b_{5}$ | $b_{6}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1.17 | $\frac{7}{6}$ | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 0 |
| 1.2 | $\frac{6}{5}$ | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 |
| 1.22 | $\frac{11}{9}$ | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 0 |
| 1.23 | $\frac{16}{13}$ | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 |
| 1.25 | $\frac{5}{4}$ | 1 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 |
| 1.33 | $\frac{4}{3}$ | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 |
| 1.36 | $\frac{15}{11}$ | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 0 |
| 1.38 | $\frac{11}{8}$ | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 |
| 1.4 | $\frac{7}{5}$ | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 0 |
| 1.44 | $\frac{13}{9}$ | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 0 |
| 1.45 | $\frac{16}{11}$ | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1 |
| 1.5 | $\frac{3}{2}$ | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 |
| 1.56 | $\frac{14}{9}$ | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 |
| 1.6 | $\frac{8}{5}$ | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 |
| 1.63 | $\frac{13}{8}$ | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 |
| 1.67 | $\frac{5}{3}$ | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 0 |
| 1.75 | $\frac{7}{4}$ | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 |
| 1.78 | $\frac{16}{9}$ | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 |
| 1.88 | $\frac{15}{8}$ | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 |
| 2 | $\frac{2}{1}$ | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |
| 2.14 | $\frac{15}{7}$ | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 0 |
| 2.29 | $\frac{16}{7}$ | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 |
| 2.33 | $\frac{7}{3}$ | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 |
| 2.5 | $\frac{5}{2}$ | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 0 |
| 2.6 | $\frac{13}{5}$ | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 0 |
| 2.67 | $\frac{8}{3}$ | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 |
| 2.8 | $\frac{14}{5}$ | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 |
| 3 | $\frac{3}{1}$ | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 |
| 3.2 | $\frac{16}{5}$ | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 |
| 3.25 | $\frac{13}{4}$ | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 |
| 3.5 | $\frac{7}{2}$ | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 |
| 3.67 | $\frac{11}{3}$ | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 |
| 3.75 | $\frac{15}{4}$ | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 |
| 4 | $\frac{4}{1}$ | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |
| 5 | $\frac{5}{1}$ | 1 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 |
| 5.33 | $\frac{16}{3}$ | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 |

Continued on next page

Table A. 4 - Continued from previous page

| M (decimal) | M (fraction) | $a_{1}$ | $a_{2}$ | $a_{3}$ | $a_{4}$ | $a_{5}$ | $a_{6}$ | $b_{1}$ | $b_{2}$ | $b_{3}$ | $b_{4}$ | $b_{5}$ | $b_{6}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 5.5 | $\frac{11}{2}$ | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 |
| 6 | $\frac{6}{1}$ | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |
| 7 | $\frac{7}{1}$ | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 |
| 7.5 | $\frac{15}{2}$ | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 |
| 8 | $\frac{8}{1}$ | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |
| 9 | $\frac{9}{1}$ | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 |
| 10 | $\frac{10}{1}$ | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |
| 11 | $\frac{11}{1}$ | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 |
| 12 | $\frac{12}{1}$ | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |
| 13 | $\frac{13}{1}$ | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 |
| 14 | $\frac{14}{1}$ | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |
| 15 | $\frac{15}{1}$ | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 |
| 16 | $\frac{16}{1}$ | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |

## Bibliography

[1] G. R. González, M. M. Organero, and C. D. Kloos, "Early infrastructure of an internet of things in spaces for learning," in 2008 Eighth IEEE International Conference on Advanced Learning Technologies, Jul. 1-5, 2008, pp. 381-383.
[2] X. Cui, J. Zhang, H. Zhou, and C. Deng, "Powerpool: Multi-source ambient energy harvesting," in 2020 6th International Conference on Big Data Computing and Communications (BIGCOM), Jul. 24-25, 2020, pp. 86-90.
[3] A. Abuellil, J. J. Estrada-López, A. Bommireddipalli, A. Costilla-Reyes, Z. Zeng, and E. Sánchez-Sinencio, "Multiple-input harvesting power management unit with enhanced boosting scheme for iot applications," IEEE Transactions on Industrial Electronics, vol. 67, no. 5, pp. 3662-3672, May 2020.
[4] M. R. Elhebeary, M. A. A. Ibrahim, M. M. Aboudina, and A. N. Mohieldin, "Dual-source self-start highefficiency microscale smart energy harvesting system for iot," IEEE Transactions on Industrial Electronics, vol. 65, no. 1, pp. 342-351, Jan. 2018.
[5] S. Kim, V. Vaidya, C. Schaef, A. Lines, H. Krishnamurthy, S. Weng, X. Liu, D. Kurian, T. Karnik, K. Ravichandran, J. Tschanz, and V. De, "A single-stage, single-inductor, 6-input 9-output multi-modal energy harvesting power management ic for $100 \mu \mathrm{w}$ - 120 mw battery-powered iot edge nodes," in 2018 IEEE Symposium on VLSI Circuits, Jun. 18-22, 2018, pp. 195-196.
[6] S. Bandyopadhyay and A. P. Chandrakasan, "Platform architecture for solar, thermal, and vibration energy combining with mppt and single inductor," IEEE Journal of Solid-State Circuits, vol. 47, no. 9, pp. 2199-2215, Sep. 2012.
[7] M. Dini, M. Filippi, A. Romani, M. Tartagni, V. Bottarel, and G. Ricotti, "A 40 na/source energy harvesting power converter for multiple and heterogeneous sources," in ESSCIRC 2014-40th European Solid State Circuits Conference (ESSCIRC), Sep. 22-26, 2014, pp. 259-262.
[8] T.-B. Xu, "Energy harvesting using piezoelectric materials in aerospace structures," in Structural Health Monitoring (SHM) in Aerospace Structures, F.-G. Yuan, Ed. Sawston, United Kingdom: Woodhead Publishing, 2016, ch. 7, pp. 175-212.
[9] M. Kiziroglou and E. Yeatman, "Materials and techniques for energy harvesting," in Functional Materials for Sustainable Energy Applications, J. A. Kilner, S. J. Skinner, S. J. Irvine, and P. P. Edwards, Eds. Sawston, United Kingdom: Woodhead Publishing, 2012, ch. 17, pp. 541-572.
[10] K. Tao, S. W. Lye, J. Miao, and X. H, "Micro electret-based power generator for ambient vibrational energy harvesting," in Energy Harvesting, technology methods and applications, R. Williams, Ed. New York, NY, USA: Nova Publishers, 2015, ch. 2, pp. 19-53.
[11] W. Serdijn, A. Mansano, and M. Stoopman, "Introduction to rf energy harvesting," in Wearable Sensors, E. Sazonov and M. R. Neuman, Eds. Oxford, United Kingdom: Academic Press, 2014, ch. 4.2, pp. 299322.
[12] S. Kim, R. Vyas, J. Bito, K. Niotaki, A. Collado, A. Georgiadis, and M. M. Tentzeris, "Ambient rf energyharvesting technologies for self-sustainable standalone wireless sensor platforms," Proceedings of the IEEE, vol. 102, no. 11, pp. 1649-1666, Nov. 2014.
[13] S. Roundy, P. K. Wright, and J. Rabaey, "A study of low level vibrations as a power source for wireless sensor nodes," Computer Communications, vol. 26, no. 11, pp. 1131 - 1144, Jul. 2003.
[14] J. Sirohi and I. Chopra, "Fundamental understanding of piezoelectric strain sensors," Journal of Intelligent Material Systems and Structures, vol. 11, no. 4, pp. 246-257, Apr. 2000.
[15] D. A. Neamen, Semiconductor Physics and Devices, 4th ed. New York, NY, USA: Mcgraw-Hill, 2011.
[16] G. Sebald, E. Lefeuvre, and D. Guyomar, "Pyroelectric energy conversion: Optimization principles," IEEE Transactions on Ultrasonics, Ferroelectrics, and Frequency Control, vol. 55, no. 3, pp. 538-551, Mar. 2008.
[17] X. Tang, Z. Mones, X. Wang, F. Gu, and A. D. Ball, "A review on energy harvesting supplying wireless sensor nodes for machine condition monitoring," in 2018 24th International Conference on Automation and Computing (ICAC), Sep. 6-7, 2018, pp. 1-6.
[18] E. Lorenzo, Solar Electricity: Engineering of Photovoltaic Systems. Sevilla, Spain: Progensa, 1994.
[19] E. Kanimba and Z. Tian, "Modeling of a thermoelectric generator device," in Thermoelectrics for Power Generation - A Look at Trends in the Technology, S. Skipidarov and M. Nikitin, Eds. London, United Kingdom: IntechOpen, 2016, ch. 18, pp. 461-479.
[20] C. Covaci and A. Gontean, "Piezoelectric energy harvesting solutions: A review," Sensors, vol. 20, no. 12, p. 3512, Jun. 2020.
[21] "IEEE Standard on Piezoelectricity," ANSI/IEEE Std 176-1987, 1988.
[22] Mingjie Guan and Wei-Hsin Liao, "Studies on the circuit models of piezoelectric ceramics," in International Conference on Information Acquisition, 2004. Proceedings., Jun. 21-25, 2004, pp. 26-31.
[23] A. S. Ahmed, B. A. Abdullah, and W. G. A. Abdelaal, "Mppt algorithms: Performance and evaluation," in 2016 11th International Conference on Computer Engineering Systems (ICCES), Dec. 20-21, 2016, pp. 461-467.
[24] W. Xiao, A. Elnosh, V. Khadkikar, and H. Zeineldin, "Overview of maximum power point tracking technologies for photovoltaic power systems," in IECON 2011-37th Annual Conference of the IEEE Industrial Electronics Society, Nov. 7-10, 2011, pp. 3900-3905.
[25] "Physical and Piezoelectric Properties of APC Materials", americanpiezo.com, https://www.americanpiezo.com/apc-materials/piezoelectric-properties.html (accessed Aug. 5, 2021).
[26] W. Wu, Y. Wang, and C. Yang, "Flipping rectifiers for piezoelectric vibration energy harvesting," in 2019 International SoC Design Conference (ISOCC), Oct. 6-9, 2019, pp. 198-199.
[27] Y. K. Ramadass and A. P. Chandrakasan, "An efficient piezoelectric energy harvesting interface circuit using a bias-flip rectifier and shared inductor," IEEE Journal of Solid-State Circuits, vol. 45, no. 1, pp. 189-204, Jan. 2010.
[28] Z. Chen, M. Law, P. Mak, W. Ki, and R. P. Martins, "Fully integrated inductor-less flipping-capacitor rectifier for piezoelectric energy harvesting," IEEE Journal of Solid-State Circuits, vol. 52, no. 12, pp. 31683180, Dec. 2017.
[29] L. Wu, C. Guo, Z. Chen, and D. S. Ha, "An sshc circuit integrated with an active rectifier for piezoelectric energy harvesting," in 2019 IEEE 62nd International Midwest Symposium on Circuits and Systems (MWSCAS), Aug. 4-7, 2019, pp. 377-381.
[30] Z. Chen, M. Law, P. Mak, X. Zeng, and R. P. Martins, "Piezoelectric energy-harvesting interface using split-phase flipping-capacitor rectifier with capacitor reuse for input power adaptation," IEEE Journal of Solid-State Circuits, vol. 55, no. 8, pp. 2106-2117, Aug. 2020.
[31] G. Villar-Piqué, H. J. Bergveld, and E. Alarcón, "Survey and benchmark of fully integrated switching power converters: Switched-capacitor versus inductive approach," IEEE Transactions on Power Electronics, vol. 28, no. 9, pp. 4156-4167, Sep. 2013.
[32] M. S. Makowski and A. Kushnerov, "Canonical switched capacitor converters. comments, complements, and refinements," in 2017 European Conference on Circuit Theory and Design (ECCTD), Sep. 4-6, 2017, pp. 1-4.
[33] M. S. Makowski, "On performance limits of switched-capacitor multi-phase charge pump circuits. remarks on papers of starzyk et al." in 2008 International Conference on Signals and Electronic Systems, Sep. 14-17, 2008, pp. 309-312.
[34] L. G. Salem and P. P. Mercier, "A recursive switched-capacitor dc-dc converter achieving $2^{N}-1$ ratios with high efficiency over a wide output voltage range," IEEE Journal of Solid-State Circuits, vol. 49, no. 12, pp. 2773-2787, Dec. 2014.
[35] M. S. Makowski and D. Maksimovic, "Performance limits of switched-capacitor dc-dc converters," in Proceedings of PESC '95 - Power Electronics Specialist Conference, Jun. 18-22, 1995, pp. 1215-1221.
[36] M. D. Seeman and S. R. Sanders, "Analysis and optimization of switched-capacitor dc-dc converters," IEEE Transactions on Power Electronics, vol. 23, no. 2, pp. 841-851, Mar. 2008.
[37] "DigiKey Ceramic Capacitors - Gold Plated", digikey.com, https://www.digikey.com/en/products/filter/ceramic-capacitors/60 (accessed Aug. 5, 2021).
[38] K. Masahiro Kudoo, "Sampling switch," U.S. Patent 0258 874A1, Nov. 24, 2005.
[39] B. Nowacki, N. Paulino, and J. Goes, "A simple 1 ghz non-overlapping two-phase clock generators for sc circuits," in Proceedings of the 20th International Conference Mixed Design of Integrated Circuits and Systems - MIXDES 2013, Jun. 20-22, 2013, pp. 174-178.
[40] O. Semenov, H. Sarbishaei, and M. Sachdev, "Esd models and test methods," in ESD Protection Device and Circuit Design for Advanced CMOS Technologies. Dordrecht, The Netherlands: Springer, 2008, ch. 2, pp. 21-43.
[41] S. Du and A. A. Seshia, "An inductorless bias-flip rectifier for piezoelectric energy harvesting," IEEE Journal of Solid-State Circuits, vol. 52, no. 10, pp. 2746-2757, Oct. 2017.
[42] S. Du, Y. Jia, C. Zhao, G. A. J. Amaratunga, and A. A. Seshia, "A fully integrated split-electrode sshc rectifier for piezoelectric energy harvesting," IEEE Journal of Solid-State Circuits, vol. 54, no. 6, pp. 1733-1743, Jun. 2019.
[43] P. Angelov and M. Nielsen-Lönn, "A fully integrated multilevel synchronized-switch-harvesting-oncapacitors interface for generic pehs," IEEE Journal of Solid-State Circuits, vol. 55, no. 8, pp. 2118-2128, Aug. 2020.


[^0]:    ${ }^{1}$ In this work, solar energy may also refer to energy coming from indoor lighting, instead of the sun. The term electromagnetic energy would also suit this type of energy, however, the use of this term has been limited to avoid confusion with RF energy, which is also a type of electromagnetic energy.

[^1]:    ${ }^{1}$ To reduce design complexity it is assumed that an MPPT algorithm for DC sources (PV and TEG) is implemented externally

[^2]:    ${ }^{1}$ Please note that the numbering of the other switches has changed compared to Figure 4.5.

[^3]:    ${ }^{2}$ This value was chosen, such that the MIM capacitor area was equal to the area of the level shifter, bootstrapping circuit and deep n-well NMOS switch devices in the layout. This way the bootstrapping capacitor does not require extra area, as it can be placed in the metal layers above the devices

[^4]:    Figure 4.14: SCPC layout in the IC layout

[^5]:    ${ }^{3}$ The minimum MPP input voltage of 170 mV was chosen because of the specifications of an envisaged harvester, but the design is compatible with lower input voltages, although a significant drop in efficiency is to be expected.

[^6]:    ${ }^{1}$ Capacitor sharing between an SCPC and voltage flipping rectifier was attempted in [30], however, that work did not take into account that the SCPC could be designed such that different voltage levels were created by the SCPC operation

[^7]:    ${ }^{2}$ The on-resistance and off-resistance are over-simplifications of the actual behaviour of the transistor. In reality, the I-V relationship will be non-linear for both cases.

[^8]:    ${ }^{1}$ Please note that these are not included in the diagram

