

**Delft University of Technology** 

## Fabrication of Nanoslits with <111> Etching TSWE Method

Hong, Hao; Ye, Li; Li, Ke; Sarro, Pasqualina M.; Zhang, Guoqi; Liu, Zewen

DOI 10.1109/NEMS51815.2021.9451489

Publication date 2021 Document Version

Final published version

#### Published in

Proceedings of the 16th Annual IEEE International Conference on Nano/Micro Engineered and Molecular Systems, NEMS 2021

### Citation (APA)

Hong, H., Ye, L., Li, K., Sarro, P. M., Zhang, G., & Liu, Z. (2021). Fabrication of Nanoslits with <111> Etching TSWE Method. In *Proceedings of the 16th Annual IEEE International Conference on Nano/Micro Engineered and Molecular Systems, NEMS 2021* (pp. 174-177). Article 9451489 (Proceedings of the 16th Annual IEEE International Conference on Nano/Micro Engineered and Molecular Systems, NEMS 2021). IEEE. https://doi.org/10.1109/NEMS51815.2021.9451489

#### Important note

To cite this publication, please use the final published version (if applicable). Please check the document version above.

Copyright

Other than for strictly personal use, it is not permitted to download, forward or distribute the text or part of it, without the consent of the author(s) and/or copyright holder(s), unless the work is under an open content license such as Creative Commons.

Takedown policy

Please contact us and provide details if you believe this document breaches copyrights. We will remove access to the work immediately and investigate your claim.

## Green Open Access added to TU Delft Institutional Repository

## 'You share, we take care!' - Taverne project

https://www.openaccess.nl/en/you-share-we-take-care

Otherwise as indicated in the copyright section: the publisher is the copyright holder of this work and the author uses the Dutch legislation to make this work public.

## Fabrication of Nanoslits with <111> Etching TSWE Method

Hao Hong, Li Ye, Ke Li, Pasqualina M. Sarro, Guoqi Zhang and Zewen Liu\*

*Abstract*— In this paper, we report a modified three step anisotropic wet etching (TSWE) method to fabricate solidstate silicon nanoslits. The slit-opening process is performed by <111> crystal plane etching. The etching rate of the <111> crystal plane is reasonably slow as it is only 1/45 of the <100> etching rate, thus allowing and therefore good slits-opening controllability. By slowly etching the <111> crystal plane, the over-etching was effectively reduced. Perfectly rectangular nanoslits with different dimensions were successfully obtained. The smallest achieved feature size of the nanoslit is 8.3 nm.

#### I. INTRODUCTION

Solid-state nanopores/nanoslits have been used to study the fundamentals of ionic and polymer transport through nanofluidic channels [1], to develop detection tools for studying nucleic acids, proteins, and small molecules [2], and to characterize DNA nanostructure [3] over the past few years. More than that, various other applications for nanopores/nanoslits have also been demonstrated, such as gas separation [4], nanostencil lithography [5] and so on [6-10]. In principle, solid-state silicon is more robust, amenable to a larger range of operating conditions, compatible with semiconductor technology, so it is easier to integrate into electronics and embedded systems.

Common preparations of nanoslits mainly include dry and wet etching. Dry etching such as FIB and FEB could process sub-10nm nanoslits in a short time [11-14]. However, the high cost associated with it, has severely restricted the possibility of large-scale fabrication of nanoslits. Furthermore, the fabrication of nanoslits is difficult by FIB/FEM due to their serial manufacturing characteristics.

It has been demonstrated that the TSWE method, which is based on conventional semiconductor processing and MEMS wet etching techniques, could fabricate hollowed nanostructure effectively. By reducing the etching rate and improving the sensitivity of monitoring slitopening events, good slits-opening controllability could be realized, thus nanoslits with different dimensions could be obtained. Feedback-based chemical etching method, as a simple and cost-effective strategy, has been successfully used to manufacture single crystal silicon (SCS) nanopores. Current feedback mechanism is an optional method, which monitors the pore-opening event by measuring the time

H. Hong is with the Department of Microelectronics, Delft University of Technology, 2628 CD Delft, The Netherlands, and also with the Institute of Microelectronics, Tsinghua University, Beijing, China (e-mail: honghao@tsinghua.edu.cn).

L. Ye was with the Institute of Microelectronics, Tsinghua University, Beijing, China (e-mail: yel17@tsinghua.org.cn).

dependence of the electrical current across the silicon chip [15-16]. A bias voltage should be applied across the chip, and a measuring instrument with high sensitivity is needed to detect the electrical current in the liquid. Both the two methods could improve the sensitivity of monitoring slitopening events and obtained extremely small feature size nanopores/nanoslits. Chen et al. use a color-feedback mechanism based on phenolphthalein mixed with KOH to turn red to monitor the slit-opening event, obtained the smallest nanoslit with the feature size of 5 nm [17]. Ye et al. detected the slit-opening event by a current feedback method and also got a small feature size nanoslit down to 3.8 nm [18]. In order to further reduce the over-etching, in this paper, the TSWE method is used to perform slow etching from the <111> crystal plane, thanks to the lower etching rate, and a nanoslit with feature size down to 8.3 nm is obtained.







The main process steps of the TSWE method are illustrated in Fig. 1. Single crystal silicon wafers with diameters of 4 inches and thickness of  $300 \,\mu\text{m}$  were used as original substrates, all the wafers are double-polished, N-

<sup>\*</sup>Research supported by Beijing Innovation Center for Future Chips, Beijing National Research Center for Information and The National Key R&D Program (2019YFA0707002).

K. Li is with School of Electronic and Information Engineering, Beijing Jiaotong University, Beijing, China (e-mail: 19125019@bjtu.edu.cn).

P. M. Sarro and G. Zhang are the Department of Microelectronics, Delft University of Technology, 2628 CD Delft, The Netherlands (e-mail: P.M.Sarro@tudelft.nl; G.Q.Zhang@tudelft.nl).

Z. Liu is with the Institute of Microelectronics, Tsinghua University, Beijing, China (phone:+86 135-0123-8562; Fax:86-10-62771130; e-mail: liuzw@tsinghua.edu.cn).

type. The concentration of KOH etching solution in each step was 33 wt.%.

At first, SiO<sub>2</sub> and Si<sub>3</sub>N<sub>4</sub> layers were deposited on both sides of the silicon wafer grown by thermal oxidation and low-pressure chemical vapor deposition to be used as a stress buffer and mask layer respectively (refer to Fig. 1a). Then 33 wt.% KOH was used to form the front etching cavity array and the back side etching window as shown in Fig. 1b. Next, the back side thinning of silicon was conducted by the same KOH solution until it remaining about 2 µm. Finally, slow rate wet etching was in progress through the <111> crystal plane was performed until the nanoslits were opened. The slow etching rate could be explained as that two adjacent <100> crystal planes peel off each other, each silicon atom needs to break two chemical bonds. The density of dangling bonds is large, and it has higher surface energy and lower activation energy. For the <111> crystal plane, the separation of two adjacent <111> crystal planes require a chemical bond to be cut. So the <111> crystal plane has a low density of dangling bonds and low surface energy. And each silicon atom in the <111>plane is connected by three chemical bonds, so that it has a higher activation energy. As the etching rate increases with the increase of the dangling bond density, the dangling bond density of the <111> crystal planes is lower than for the <100> crystal planes. Thus the etching rate of the <111> crystal plane is reasonably slow as it is only 1/45 of the <100> etching rate at room temperature. Thanks to the lower etching rate, the over-etching was reduced effectively.

#### III. RESULTS AND DISCUSSIONS



Fig. 2. SEM micrograph of the  $16 \times 16$  etching cavity array.

After the first step of the wet etching, Fig. 2 exhibits a scanning electron microscope (SEM) micrograph of  $16 \times 16$  etching cavity array, which could demonstrate that the front side etching cavity has been fabricated successfully over a large area. The size of each cavity is about  $8 \times 4 \ \mu m$ . Fig. 3 also shows a back side etched window, with a  $0.5 \times 0.5 \ mm^2$  exposed area. From this enlarged figure, it could be seen

that some nanoslits have been opened, which proves the proposed method could fabricate nanoslits effectively.



Fig. 3. SEM micrograph of the back etching window.

Furthermore, Fig. 4 gives a close-up of the obtained nanoslits. The shape of the nanoslits is rectangular, which is in accordance with the designed mask, and the distance between the upper and lower nanoslits is 8.035  $\mu$ m. In addition, there still have some nanoslits which are not strictly rectangular. It could be explained by inhomogeneous etching, both the slit-opening time node of each side and the over-etching after the slit-opening event are different. Better controllability of uniformity in the wet etching process is necessary.



Fig. 4. SEM micrograph of the fabricated nanoslits array.

The best result is shown in Fig. 5, where the smallest feature size obtained 8.3 nm, is shown. Due to the slow rate etching performed from the <111> crystal plane, the overetching is effectively reduced, and the sizes of the obtained nanoslits are also reduced in a controllable and reproducible way.



Fig. 5. The SEM micrographs of individual nanoslit fabricated by the TSWE method, with a feature size of 8.3 nm.



Fig. 6. SEM micrographs of fully opened nanoslit array.

In order to study the morphology and sizes of the completely opened nanoslits, Fig. 6 exhibits the SEM micrograph of the fully etched nanoslits. From the back etching window, an  $8 \times 8$  nanoslit array has been obtained, all the nanoslits are rectangular as the front etching cavity is shown in Fig. 2. It could be demonstrated that all the nanoslits are opened. The next part will show the detail of the fully opened nanoslit.



# Fig. 7. SEM micrographs of a fully opened individual nanoslit.

Finally, after enough over-etching, the nanoslit with small dimension was fully opened, Fig. 7 shows a completely opened nanoslit, with the size of the nanoslit is 8.265  $\mu$ m in length and 4.418  $\mu$ m in width, which is corresponded with the front cavity.

#### IV. CONCLUSION

A modified TSWE method to fabricate solid-state silicon nanoslits was reported in this paper. The slit-opening process is performed by <111> crystal plane etching. Thanks to the reasonably slow <111> crystal plane etching rate compared with the <100> etching rate, the over-etching was reduced effectively and the good controllability of the slit-opening was realized. Perfectly rectangular nanoslits with different dimensions were successfully obtained. The smallest achieved feature size of the nanoslit is 8.3 nm. Duo the inhomogeneous etching, there still have some nanoslits which are not strictly rectangular. The proposed method provides a controllable and reproducible way obtain various nanostructure.

#### ACKNOWLEDGMENT

This research was supported by Beijing Innovation Center for Future Chips, Beijing National Research Center for Information and The National Key R&D Program (2019YFA0707002).

#### REFERENCES

- Briggs, K. et, "DNA translocations through nanopores under nanoscale preconfinement," *Nano Lett.* 18,660-668, 2018.
- [2] Yusko, E. C. et al, "Real-time shape approximation and fingerprinting of single proteins using a nanopore," *Nat. Nanotechnol.* 12, 360-367, 2017.
- [3] Karau, P. & Tabard-cossa, V, "Capture and translocation characteristics of short branched DNA labels in solid-state nanopores," ACS Sens. 3, 1308-1315, 2018.
- [4] P. Wang, W. Li, C. Du, X. Zheng, X. Sun, Y. Yan, and J. Zhang, "CO<sub>2</sub>/N<sub>2</sub> separation via multilayer nanoslit graphene oxide membranes: Molecular dynamics simulation study", *Computational Materials Science*, 140, pp. 284-289, 2017.
- [5] T. Deng, J. Chen, M. Li, Y. Wang, C. Zhao, Z. Zhang, and Z. Liu, "Controllable Shrinking of Inverted-pyramid Silicon Nanopore Arrays by Dry-oxygen Oxidation", *Nanotechnology*, 24, 50, 6, 2013.
- [6] K. L. Wu, Z. X. Chen and X. F. Li, "Real gas transport through nanopores of varying cross-section type and shape in shale gas reservoirs," *Chem. Eng. J*, 281, 813-825, 2015.
- [7] D. Rodriguez-Larrea and H. Bayley, "Multistep protein unfolding during nanopore translocation," *Nat. Nanotechnol*, 8, 288-295, 2013.
- [8] S. Benner, R. Chen, N. Wilson, R. Abu-Shumays, N. Hurt, K. R. Lieberman, D. W. Deamerm, W. B. Dunbar and M. Akeson, "Sequence-specific detection of individual DNA polymerase complexes in real time using a nanopore," *Nat. Nanotechnol*, 2, 718-724, 2007.
- J. Nivala, D. B. Marks and M. Akeson, "Unfoldase-mediated protein translocation through an α-hemolysin nanopore," *Nat. Biotechnol*, 31, 247-250, 2013.
- [10] J. Nivala, L. Mulroney, G. Li, J. Schreiber and M. Akeson, "Discrimination among protein variants using an unfoldase-coupled nanopore," ACS Nano, 8, 12365-12375, 2014.

- [11] J. Shim, J. A. Rivera and R. Bashir, "Electron beam induced local crystallization of HfO2 nanopores for biosensing application," *Nanoscale*, 5, 10887-10893, 2013.
- [12] S. W. Kowalczyk, D. B. Wells, A. Aksimentiev and C. Dekker, "Slowing down DNA translocation through a nanopore in lithium chloride," *Nano Lett*, 12, 1038-1044, 2012.
- [13] I. Yanagi, T. Ishida, K. Fujisaki and K-ichi Takeda, "Fabrication of 3 nm-thick Si3N4 membranes for solid-state nanopore using the poly-Si sacrificial layer process," *Sci. Rep*, 5, 14656, 2015.
- [14] G. F. Schneider, S. W. Kowalczyk, V. E. Calado, G. Pandraud, H. W. Zandbergen, L. M. K. Vandersypen and C. Dekker, "DNA translocation through graphene nanopores," *Nano Lett*, 10, 3163-3167, 2010.
- [15] D. Pedone, M. Langecker, G. Abstreiter and U. Rant, "A nanoparticles and DNA molecules in a femtoliter compartment: confined diffusion and narrow escape," *Nano Lett*, 11, 1561-1567, 2011.
- [16] S. R. Park, H. Peng and X. S. Ling, "Fabrication of nanopores in silicon chips using feedback chemical etching," *Small*, 3, 116-119, 2007.
- [17] Q. Chen, Y. Wang, T. Deng and Z. Liu, "Fabrication of nanopores and nanoslits with feature sizes down to 5 nm by wet etching method," *Nanotechnology*, 29, 085301, 2018.
- [18] L. Ye, H. Hong and Z. Liu, "Fabrication of Single-Crystal Silicon Nanoslits with Feature Sizes Down to 4 nm and High Length-Width Ratios," 2020 IEEE 33rd International Conference on Micro Electro Mechanical Systems (MEMS), Vancouver, BC, Canada, pp. 279-282, 2020.