### Spintronic logic ## from transducers to logic gates and circuits Adelmann, C.; Ciubotaru, F.; Meng, F.; Cotofana, S.; Couet, S. וסמ 10.1109/INTERMAGShortPapers58606.2023.10228488 Publication date **Document Version**Final published version Published in 2023 IEEE International Magnetic Conference - Short Papers, INTERMAG Short Papers 2023 - Proceedings Citation (APA) Adelmann, C., Ciubotaru, F., Meng, F., Cotofana, S., & Couet, S. (2023). Spintronic logic: from transducers to logic gates and circuits. In *2023 IEEE International Magnetic Conference - Short Papers, INTERMAG Short Papers 2023 - Proceedings* (2023 IEEE International Magnetic Conference - Short Papers, INTERMAG Short Papers 2023 - Proceedings). IEEE. https://doi.org/10.1109/INTERMAGShortPapers58606.2023.10228488 #### Important note To cite this publication, please use the final published version (if applicable). Please check the document version above. #### Copyright Other than for strictly personal use, it is not permitted to download, forward or distribute the text or part of it, without the consent of the author(s) and/or copyright holder(s), unless the work is under an open content license such as Creative Commons. #### Takedown policy Please contact us and provide details if you believe this document breaches copyrights. We will remove access to the work immediately and investigate your claim. # Green Open Access added to TU Delft Institutional Repository 'You share, we take care!' - Taverne project https://www.openaccess.nl/en/you-share-we-take-care Otherwise as indicated in the copyright section: the publisher is the copyright holder of this work and the author uses the Dutch legislation to make this work public. # Spintronic logic: from transducers to logic gates and circuits C. Adelmann<sup>1</sup>, F. Ciubotaru<sup>1</sup>, Member, IEEE, F. Meng<sup>1,2</sup>, S. Cotofana<sup>3</sup>, Fellow, IEEE, and S. Couet<sup>1</sup> <sup>1</sup>Imec, 3001 Leuven, Belgium, <u>adelmann@imec.be</u> <sup>2</sup>KU Leuven, Department of Electrical Engineering, 3001 Leuven, Belgium <sup>3</sup>Delft University of Technology, Department of Quantum and Computer Engineering, 2628 CD Delft, The Netherlands, While magnetic solid-state memory has found commercial applications to date, magnetic logic has rather remained on a conceptual level so far. Here, we discuss open challenges of different spintronic logic approaches, which use magnetic excitations for computation. While different logic gate designs have been proposed and proof of concept experiments have been reported, no nontrivial operational spintronic circuit has been demonstrated due to many open challenges in spintronic circuit and system design. Furthermore, the integration of spintronic circuits in CMOS systems will require the usage of transducers between the electric (CMOS) and magnetic domains. We show that these transducers can limit the performance as well as the energy consumption of hybrid CMOS-spintronic systems. Hence, the optimization of transducer efficiency will be a major step towards competitive spintronic logic system. Index Terms— hybrid integrated circuits, magnetic circuits, magnetic transducers, magnetoelectronics, magnonics, spintronics #### I. INTRODUCTION URING THE last decades, magnetic random-access memory (MRAM) has experienced rapid progress from fundamental science to applications in commercial systems-on-achip (SOCs). This success story has sparked interest to use magnetic degrees of freedom not only for information storage but also for information processing by spintronic logic circuits. Such circuits hold promise for high density combined with operation at ultralow power [1-3]. Yet, in contrast to the rapid advancement of MRAM, spintronic logic is today still at a rather conceptual level. To date, no operating complex spintronic circuit has been reported and progress has been limited to the demonstration of individual proof-of-concept logic gates with comparatively large area and power consumption [4,5]. Moreover, different logic approaches using various magnetic excitations have been proposed and experimentally studied but a common framework for benchmarking and downselection is only emerging [1,6]. To proceed from individual logic gates to ultimately competitive ultralow power circuits, a number of obstacles need to be overcome. The understanding of the obstacles can still be considered incomplete, and much research is still needed to fully recognize key roadblocks and devise possible solutions. Below, we list briefly review principal spintronic logic concepts and attempt to give an overview of the central challenges for operational and ultimately performant spintronic circuits. #### II. CIRCUIT CONSIDERATIONS FOR SPINTRONIC COMPUTATION Several approaches for spintronic computation have been proposed in the literature, based on domain walls [2,5,7], chirally-coupled nanomagnets [8], magnetic chiral solitons [9], spin waves [4,10,11], or magnetoelectric compounds [12]. Yet, all of these approaches share a number of challenges and pose similar questions in terms of system integration. In this section, we will introduce some of these generic challenges for spintronic circuits. In the next section, we will introduce transducer challenges that appear when spintronic circuits are integrated into a CMOS environment. A. Logic gates, invert functionality, and functional scaling Today, CMOS circuits are based on complementary MOS transistors interconnected by metallic vias and wires. The scaling of the device density occurs via the miniaturization of transistors and interconnects, as well as via improvements of the layout of elemental logic gates. Both the miniaturization of transistors and interconnects face fundamental, technological, and economic challenges. Therefore, a long-term vision to continue circuit scaling and thus uphold Moore's law has been, rather than scaling individual transistors, to replace logic gates or other building blocks with disruptive approaches that show a fundamentally different scaling behavior. As an example, spintronic majority gates have been proposed as such building blocks for circuit synthesis and it has been argued that this may lead to circuit area and power reduction with respect to CMOS. The advantage of majority gates is that can be naturally implemented by magnetic devices, either using the thresholding behavior of nanomagnets [7,11] or the linear supposition of spin waves [10]. Other key logic functions, such as an inverter or an XOR gate are however difficult to implement in some approaches, for example domain-wall-based logic. Therefore, the ideal set of logic building blocks still needs to be determined. It can be envisaged that the set may depend on the technology and render certain approaches more favorable at a circuit level. It should be mentioned that there is no necessity to base the approach on majority gates and other (more expressive) logic gates can also become of interest. #### B. Cascading, fan-out, and signal integrity To form circuits, logic gates must be cascaded, providing both fan-out and ensuring signal integrity at the output. A minimum requirement is that the output signal of a logic gate can be used as an input signal in the next logic stage. Many experimental logic gates however employ electrical input and output signals using transducers. Such approaches are not directly cascaded in the magnetic domain and require numerous transducers with potentially large energy, area, and delay overheads. By contrast, fan-out requires gain in the system, which can be difficult to obtain in all-magnetic systems. Therefore, additional elements such as amplifiers (e.g., for spin waves) may become necessary for circuit operation, also to avoid signal decay throughput the circuit. Many spintronic computation approaches have not yet been worked out in sufficient detail to solve cascading and fanout issues. Therefore, much additional work (both by simulations and experimental proof-of-concept demonstrations) are needed to better compare the advantages and disadvantages of different spintronic computation approaches. #### C. Interconnections As shown below, a multitude of transducers between electric and magnetic domains can lead to large energy, area, and delay overheads and render spintronic circuits uncompetitive. Therefore, signals should propagate as much as possible in the magnetic domain, leading to the requirement of magnetic interconnects. While, e.g., domain walls or spin waves can propagate in suitable magnetic conduits, propagation is Moreover, multilevel comparatively slow. magnetic interconnects, required for signal routing in more complex circuits are still an open issue. While such limitations can be mitigated by repetitions of certain parts of the circuits (rather than by the propagation of output signals), this leads to large penalties in terms of circuit area and energy consumption. Hence, the conceptual development of complex magnetic signal routing and its benchmarking is an important topic that that needs to be resolved to enable competitive spintronic circuits. #### III. TRANSDUCERS IN HYBRID SPINTRONIC-CMOS SYSTEMS Currently, no concept for a completely magnetic computer exists and therefore, spintronic circuits must be interfaced with peripheries based on electric signals. This requires transducers between electric and magnetic domains at the interface between spintronic and electronic circuits. If signal propagation within a spintronic circuit in the magnetic domain is limited (e.g., due to routing, fan-out, or signal decay), transducers may also be employed within a spintronic circuit to enable charge-based signal routing between magnetic logic gates. A system level assessment of both domain-wall- as well as spin-wave-based hybrid CMOS-spintronic systems has found that in both cases, computation power/energy and delay are strongly determined by transducer performance [6,13]. While the intrinsic energy required to perform magnetic computation can be low, the total energy to generate the necessary magnetic excitations can still be large. As shown in Fig. 1, the energy-delay product (EDP) due to writing and reading logic signals with commercial MRAM cells is for many arithmetic circuits much larger than the computation in equivalent CMOS circuits [6]. This means that such spintronic circuits cannot compete with CMOS due to transducer overhead even if the spintronic computation itself requires negligible energy and delay. It shows that the development of spintronic circuits needs to be complemented by the development of ultraefficient transducers. The results in Fig. 1 suggest that the efficiency of current MRAM-derived transducers (writing by STT or SOT, reading by TMR) needs to be improved by several orders of magnitude Fig. 1. Energy-delay product EDP of different arithmetic circuits implemented in a domain-wall-based spintronic logic technology, considering only input and output transducers. Already the transducer overhead EDP exceeds the EDP of the entire N7 CMOS circuits. Domain wall propagation by currents in such devices further increases the EDP of the spintronic circuits by 1 to 2 orders of magnitude. before becoming competitive with CMOS. Magnetoelectric (capacitive) transducers promise the necessary efficiency but have not been developed to similar maturity. This will be a key issue for spintronic computation in general while also potentially providing interesting new routes for magnetic memory. This work has received funding from the European Union's Horizon 2020 research and innovation program within the project CHIRON (grant agreement no. 801055) as well as from its Horizon Europe research and innovation program within the project SPIDER (grant agreement no. 101070417). #### REFERENCES - [1] D. E. Nikonov and I. A. Young, "Overview of beyond-CMOS devices and a uniform methodology for their benchmarking," *Proc. IEEE*, vol. 101, pp. 2498–2533, Dec. 2013. - [2] I. P. Radu et al., "Spintronic majority gates," in 2015 IEEE Intern. Electron Dev. Meet. (IEDM), pp. 32.5.1-32.5.4, Dec. 2015. - [3] S. Manipatruni, D. E. Nikonov, and I. A. Young, "Beyond CMOS computing with spin and polarization," *Nat. Phys.*, vol. 14, pp. 338-343, Apr. 2018. - [4] G. Talmelli *et al.*, "Reconfigurable sub-μm spin-wave majority gate with electrical transducers," *Sci. Adv.*, vol. 6, pp. eabb4042, Dec. 2020. - [5] E. Raymenants et al., "Nanoscale domain wall devices with magnetic tunnel junction read and write," Nat. Electron., vol. 4, pp. 392–398, Jun. 2021. - [6] F. Meng *et al.*, "Challenges and targets of MRAM-enabled scaled spintronic logic circuits." *arXiv*:2209.01999, Sep. 2022. - [7] D. E. Nikonov, G. I. Bourianoff, and T. Ghani, "Proposal of a spin torque majority gate logic," *IEEE Electron Dev. Lett.*, vol. 32, pp. 1128–1130, Aug. 2011. - [8] Z. Luo et al., "Current-driven magnetic domain-wall logic," Nature, vol. 579, pp. 214–218, Mar. 2020. - [9] K. Koumpouras, D. Yudin, C. Adelmann, A. Bergman, O. Eriksson, and M. Pereiro, "A majority gate with chiral magnetic solitons," *J. Phys.: Cond. Matt.*, vol. 30, pp. 375801, Sep. 2018. - [10] A. Khitun and K. L. Wang, "Non-volatile magnonic logic circuits engineering," J. Appl. Phys., vol. 110, pp. 034306, Aug. 2011. - [11] A. Mahmoud et al., "Introduction to spin wave computing," J. Appl. Phys., vol. 128, pp. 161101, Oct. 2020. - [12] S. Manipatruni et al., "Scalable energy-efficient magnetoelectric spin-orbit logic," *Nature*, vol. 565, pp. 35-43, Jan. 2019. - [13] O. Zografos et al., "Design and benchmarking of hybrid CMOS-spin wave device circuits compared to 10 nm CMOS," in 2015 IEEE 15<sup>th</sup> Intern. Conf. Nanotechnol. (IEEE-NANO), pp. 686–689, Jul. 2015.