### Multi-Objective Optimization of a 1200-V Fan-Out Panel-Level SiC MOSFET Packaging with Improved Genetic and Particle Swarm Algorithms Yan, Xuyang; Chen, Wei; Li, Wenyu; Jiang, Jing; Fan, Xuejun; Zhang, Guoqi; Fan, Jiajie DOI 10.1109/ECTC51529.2024.00365 **Publication date** **Document Version** Final published version Published in Proceedings - IEEE 74th Electronic Components and Technology Conference, ECTC 2024 Citation (APA) Yan, X., Chen, W., Li, W., Jiang, J., Fan, X., Zhang, G., & Fan, J. (2024). Multi-Objective Optimization of a 1200-V Fan-Out Panel-Level SiC MOSFET Packaging with Improved Genetic and Particle Swarm Algorithms. In *Proceedings - IEEE 74th Electronic Components and Technology Conference, ECTC 2024* (pp. 2143-2149). (Proceedings - Electronic Components and Technology Conference). IEEE. https://doi.org/10.1109/ECTC51529.2024.00365 Important note To cite this publication, please use the final published version (if applicable). Please check the document version above. Other than for strictly personal use, it is not permitted to download, forward or distribute the text or part of it, without the consent of the author(s) and/or copyright holder(s), unless the work is under an open content license such as Creative Commons. **Takedown policy**Please contact us and provide details if you believe this document breaches copyrights. We will remove access to the work immediately and investigate your claim. # Green Open Access added to TU Delft Institutional Repository 'You share, we take care!' - Taverne project https://www.openaccess.nl/en/you-share-we-take-care Otherwise as indicated in the copyright section: the publisher is the copyright holder of this work and the author uses the Dutch legislation to make this work public. ## Multi-Objective Optimization of a 1200-V Fan-Out Panel-Level SiC MOSFET Packaging with Improved Genetic and Particle Swarm Algorithms Xuyang Yan Academy for Engineering & Technology; Shanghai Engineering Technology Research Center of SiC Power Device, Fudan University Shanghai, China xyyan22@m.fudan.edu.cn Wei Chen Academy for Engineering & Technology; Shanghai Engineering Technology Research Center of SiC Power Device, Fudan University Shanghai, China wchen21@m.fudan.edu.cn Wenyu Li Academy for Engineering & Technology; Shanghai Engineering Technology Research Center of SiC Power Device, Fudan University Shanghai, China wyli21@m.fudan.edu.cn Jing Jiang Academy for Engineering & Technology; Shanghai Engineering Technology Research Center of SiC Power Device, Fudan University Shanghai, China 19110860049@fudan.edu.cn Xuejun Fan Department of Mechanical Engineering, Lamar University Beaumont, USA xuejun.fan@lamar.edu Guoqi Zhang EEMCS Faculty, Delft University of Technology Delft, the Netherlands g.q.zhang@tudelft.nl Jiajie Fan\* Academy for Engineering & Technology; Shanghai Engineering Technology Research Center of SiC Power Device, Fudan University Shanghai, China Research Institute of Fudan University in Ningbo Ningbo, China jiajie fan@fudan.edu.cn Abstract-Silicon carbide (SiC) MOSFETs, as leading wide bandgap semiconductor devices, exhibit superior stability and reliability under high-temperature, high-switching frequencies, and high-power density operational conditions. SiC MOSFET with fan-out panel-level packaging (FOPLP) utilizes a redistribution layer (RDL) to substitute bonding wires, achieving low thermal resistance, electrical resistance, and parasitic inductance. This study proposes an optimal design strategy for SiC MOSFET FOPLP, considering parasitic inductance suppression, heat dissipation, thermal-mechanical reliability, and insulation enhancements. First, we establish the parasitic inductance, heat transfer network, and thermomechanical stress physical analytical models of SiC MOSFET FOPLP. Subsequently, the non-dominated sorting genetic algorithm (NSGA-II) and the improved multi-objective particle swarm optimization algorithm (MOPSO) are integrated to realize the co-optimization of parasitic inductance, thermal resistance, thermal stress, and electric field intensity distribution. Finally, we attain the optimal parameters of the SiC MOSFET FOPLP, i.e. chip thickness $(x_i)$ , solder thickness $(x_2)$ , RDL thickness $(x_3)$ , and chip side length $(x_4)$ as 0.25 mm, 0.05 mm, 0.35 mm, and 6.00 mm, respectively. Additionally, according to comparison the MOPSO algorithm exhibits faster convergence and superior diversity than NAGA-II in the electrical-thermalmechanical multiphysics co-optimization. Generally, the proposed physical analytical models combined with a multi-objective optimization method have a substantial guidance and forwardlooking prospect on the design of SiC MOSFET FOPLP. Keywords—SiC MOSFET; FOPLP; MOPSO; Analytical model; Genetic algorithms. #### I. INTRODUCTION In the Fan-out Packaging 2023 report by Yole Intelligence[1], the FOPLP market revenue was valued at approximately \$41 million in 2022, with an anticipated significant CAGR of 32.5% over the next five years, reaching \$221 million by 2028. Currently, silicon carbide (SiC) MOSFET is the predominant SiC power device, featuring rapid switching speed, high breakdown voltage, and excellent thermal conductivity. Widely employed in power converters to enhance conversion efficiency, SiC MOSFETs with fan-out panel-level packaging (FOPLP) utilize redistribution layer (RDL) to substitute bonding wire, achieving low thermal and electrical resistance and low parasitic inductance. Due to the higher chip occupancy ratio, FOPLP is expected to substantially decrease assembly costs while maintaining equivalent yields compared to fan-out wafer-level packaging. The existing literature[2-4] predominantly focuses on enhancing the packaging process of power modules, such as SiC MOSFET FOPLP, to improve electromagnetic parameters, heat dissipation performance, and thermomechanical reliability individually. However, limited efforts have been devoted to the coupling relationship and simultaneous optimization of these crucial factors. Building upon our previous work[5], we propose a multi-objective optimization design method for parasitic inductance, thermal strain, and thermal resistance of SiC MOSFET FOPLP. We employ thermal cycling fatigue lifetimes to evaluate and validate our approach. However, the simulation-based data modeling method fails to capture the physical coupling mechanism between objective functions, and its time cost is very high. Therefore, establishing a multi-field numerical analytical model combined with a multi-objective optimization method holds significant guiding relevance for the design and fabrication of SiC MOSFET FOPLP. #### II. ELECTRICAL—THERMAL—MECHANICAL MODELING OF 1200-V FAN-OUT PANEL-LEVEL SIC MOSFET PACKAGING #### A. Structure of SiC MOSFET FOPLP SiC MOSFET FOPLP primarily comprises SiC MOSFET chip, RDL, solder, solder pad, heatsink pad, and molding material (Fig. 1). This study employs the SiC MOSFET chip of ROHM semiconductor (S4601M), with rated voltage, current, and equivalent internal resistance of 1200 V, 136 A, and 12 m $\Omega$ , respectively. The gate surface and chip source are metalized with Ni/Pd/Au, and the drain surface is metalized with Ti/Ni/Au. Tin paste (Sn5Sb) serves as the die attach material. RDL connects the chip source and gate to their respective package pads. Part of the top radiator pad is embedded in the plastic material (EMC). The heat generated within the chip transmits through the package pad and top radiator pad, facilitating double-sided cooling. Fig. 1 Exploded view of SiC MOSFET FOPLP #### B. Parasitic Inductance Modeling of SiC MOSFET FOPLP Parasitic inductance (*L*) significantly influences SiC MOSFET performance. Lowering this inductor decreases turn-off loss and enhances reliability. SiC MOSFET FOPLP utilizes RDL instead of a conventional wire bonding package, substantially reducing the module's parasitic inductance. This study constructs a simplified parasitic inductance model of SiC MOSFET FOPLP to obtain lower parasitic inductance by optimizing the module's package structure. The parasitic inductance of SiC MOSFET FOPLP comprises gate parasitic inductance ( $L_G$ ), source parasitic inductance ( $L_S$ ), and drain parasitic inductance ( $L_D$ ). $L_G$ and $L_S$ are primarily determined by RDL structure. The RDL model (Fig. 1) is simplified as a series circuit segment of a rectangular conductor and two blind via arrays. The inductance of the blind via array is modeled as a multi-level parallel structure of multi-column cylinder-rectangular inductance. $L_S$ and $L_G$ can be expressed as follows: $$\begin{cases} L_{S} = L_{SV} + L_{SB} + L_{SA} \\ L_{G} = L_{GV} + L_{GB} + L_{GA} \end{cases}, \tag{1}$$ Identify applicable funding agency here. If non, delete this text box. where $L_{SV}$ and $L_{GV}$ denote the front blinds via array inductance; $L_{SB}$ and $L_{GB}$ represent the rectangular conductor inductance; $L_{SA}$ and $L_{GA}$ signify the blinds via array inductance. The cylinder's inductance is determined using the material's electromagnetic properties and the cylinder's geometry. The self-inductance $(L_r)$ and mutual inductance $(M_r)$ of a cylinder can be expressed as follows[6, 7]: $$\begin{cases} L_{r} = \frac{\mu_{0}\mu_{r}h_{via}}{2\pi} \cdot \left[ \ln\left(\frac{2h_{via}}{r_{via}}\right) - \frac{3}{4} \right] \\ M_{r} = \frac{\mu_{0}\mu_{r}h_{via}}{2\pi} \cdot \left[ \ln\left(\sqrt{\left(\frac{h_{via}}{p_{via}}\right)^{2} + 1}\right) - \sqrt{\left(\frac{p_{via}}{h_{via}}\right)^{2} + 1} + \frac{p_{via}}{h_{via}} \right] \end{cases} (2)$$ where $r_{via}$ and $h_{via}$ represent the blinds via radius and height, respectively; $\mu_0$ and $\mu_r$ denote the permeability of vacuum and relative permeability of the material; $p_{via}$ signifies the distance between adjacent blind vias. The blind via RDL array has m rows and n columns. For the n-th row of blind vias, the self-inductance $(L_n)$ and mutual inductance $(M_n)$ are derived as follows: $$\begin{cases} L_n = L_r/m \\ M_n = \sum_{i=1}^{m-1} \sum_{j=i+1}^m M_j \end{cases}$$ (3) The *n*-th column inductance ( $L_m$ ) is defined as the sum of its self-inductance and mutual inductance: $$L_{rn} = L_n + M_n. (4)$$ Rectangular inductance $(L_b)$ can be expressed as follows[7]: $$L_{b} = \mu_{0} \mu_{r} b_{T} (2) \cdot \left[ \ln(2l/(a+b)) + (a+b)/3l \right] + 0.5, \quad (5)$$ where a and b denote the length and width of the cross-section, respectively; l represents the rectangular conductor's length. The inductance of the blind via array can be modeled as a multi-level parallel structure of n columns of cylinder-rectangular inductors (Fig. 2) as follows: $$\begin{cases} 1/L_{A1} = 1/L_{r1} + 1/(L_b + L_{A2}) \\ \cdots \\ 1/L_{An-1} = 1/L_{rn-1} + 1/(L_{bn-1} + L_{An}) \end{cases}$$ (6) Drain parasitic inductance is primarily determined by the chip area and the thickness of the die-attach solder layer, modeled in combination with Eq. (3) as follows: $$L_{D} = \sum_{j=1}^{2} \mu_{0} \mu_{r} \ln \left( \frac{1}{2} \right) \cdot \left[ \ln \left( \frac{h_{j}}{l_{chip}} \right) + \left( \frac{2l_{chip}}{2} \right) \right] + 0.5, (7)$$ where $h_i$ signifies the thickness of each layer of the drain circuit; $l_{chip}$ represents the chip side length. The total parasitic inductance of SiC MOSFET FOPLP can be expressed as: $$L_0 = L_S + L_G + L_D. (8)$$ Fig. 2 Inductance Network Diagram of SiC MOSFET FOPLP When the via pitch of RDL blind via array is defined as $p_{via}$ = 0.4 mm, the parasitic inductance rises with higher row numbers and decreases with greater column numbers (Fig. 3) due to the parallel inductance between different columns. Moreover, maintaining a constant product of row and column numbers (effective conductive area), achieved by increasing column number and decreasing row number, yields lower parasitic inductance. Fig. 3 The influence of row number and column number on parasitic inductance #### C. Thermal Resistance Modeling of SiC MOSFET FOPLP SiC power devices, having higher power density than conventional silicon devices, pose new challenges to the thermal reliability of SiC MOSFET FOPLP. Therefore, constructing a thermal resistance network model is essential for multi-objective collaborative optimization, considering thermal reliability as a crucial metric. In SiC MOSFET FOPLP (Figs. 3 and 4), two heat transfer paths exist from the heat source (MOSFET chip): an upward path and a downward path. The paths are parallel to each other, enabling the computation of the thermal resistance of SiC MOSFET FOPLP crust as follows: $$R_{thm} = R_{up} R_{down} / (R_{up} + R_{down}). \tag{9}$$ The upward heat transfer path thermal resistance ( $R_{up}$ ) encompasses a rewiring layer, a plastic sealer layer, and a heat sink (i = 1, 2, 3, 4), while the downward heat transfer path thermal resistance ( $R_{down}$ ) primarily includes solder and substrate (j = 1, 2). Following heat transfer theory, $R_{up}$ and $R_{down}$ of the upward heat transfer path can be derived as follows: $$\begin{cases} R_{up} = \sum_{i=1}^{4} R_{thi} = R_1 + \sum_{i=2}^{4} \frac{h_i}{k_i A_i} \\ R_{down} = \sum_{i=1}^{2} R_{thi} = \sum_{i=1}^{2} \frac{h_j}{k_i A_i} \end{cases}, (10)$$ where $h_i$ , $k_j$ , and $A_j$ denote the thickness, thermal conductivity, and equivalent thermal conductivity area of the i(j) layer respectively. Their specific values are listed in Table I. The significant variation in thermal conductivity among different layers in SiC MOSFET FOPLP causes the heat flux in the vertical direction to undergo substantial changes, with noticeable transverse thermal expansion. Therefore, the thermal diffusion angle $\theta$ is introduced in Eq. (12) to enhance the accuracy of the thermal resistance model with the equivalent heat transfer area derived in Eq. (11). $$\begin{cases} A_i = l_i^2 = (l_{i-1} + 2h_i \tan \theta_i)^2 \\ A_j = l_j^2 = (l_{j-1} + 2h_j \tan \theta_i)^2 \end{cases}$$ (11) $$\begin{cases} \theta_i = \arctan(k_{i-1}/k_i) \\ \theta_i = \arctan(k_{i-1}/k_i) \end{cases}$$ (12) In SiC MOSFET FOPLP, the significant contrast in thermal conductivity between blind vias and molding materials results in upward heat transfer along two parallel paths in the heavy wiring layer's blind via array (i = 1) of the copper blind via array and the plastic filler ( $R_{via}$ and $R_{mol}$ ). The equivalent heat transfer area of the blind via array and the plastic fillers are $A_{via} = p\pi r^2$ and $A_{mol} = A_{l} - A_{via}$ , respectively. The thermal resistances of the blind via array ( $R_{via}$ ) and the plastic filler ( $R_{mol}$ ) are expressed as: $$\begin{cases} R_{via} = h_1 / (k_{via} A_{via}) \\ R_{mol} = h_1 / (k_{mol} A_{mol}) \end{cases}$$ (13) where r and P represent the radius and total number of blinds through holes, respectively. The thermal resistance ( $R_I$ ) of the blind via array of RDL is deduced to be: $$R_{1} = R_{via} R_{mol} / (R_{via} + R_{mol})$$ (14) #### D. Thermal Stress Modeling of SiC MOSFET FOPLP The ultra-thin power module package structure necessitates establishing an effective thermal-stress reliability evaluation model for the SiC MOSFET FOPLP package structure to yield electrical—thermal reliability collaborative optimization. During thermal cycling tests (TCT), SiC MOSFET FOPLP generates alternating stress and strain due to CTE mismatch among different layers. With an increasing number of cycles, the strain exhibits a cumulative effect, leading to potential package-level failures in the module, such as interface delamination, fatigue crack generation, and creep and creep cracking. The DARVEAUX model, an energy-based fatigue life prediction model, can be introduced as follows to evaluate crack propagation and fatigue life computation of SiC MOSFET FOPLP. $$\begin{cases} N_0 = \tau_1 (\Delta W_{avg})^{\tau_2} \\ dA/dN = \tau_3 (\Delta W_{avg})^{\tau_4} \\ N_f = N_0 + A/(dA/dN) \end{cases}$$ (15) where $N_f$ denotes the number of fatigue cycles (fatigue life); $N_\theta$ signifies the number of fatigue crack initiation cycles; dA/dN represents the crack growth rate; A is the characteristic area of fatigue cracks; $\tau_I - \tau_d$ are fitting coefficients obtained from fatigue experiments of packaging materials combined with Eq. (14). When the packaging material remains unchanged, the four coefficients can be approximated as constants. W denotes the average plastic strain energy density of SiC MOSFET FOPLP in each thermal cycle, determined by the thermal alternating stress from the thermal cycle aging experiment and the FOPLP's packaging structure size. Therefore, W serves as an evaluation index of the fatigue life of SiC MOSFET FOPLP during thermal cycles. The average inelastic strain energy density ( $\Delta W_i$ ) of each package component can be expressed as: $$\Delta W_i = F_i \Delta l_i / V_i \,, \tag{16}$$ where $F_i$ denotes the thermal stress of the i-th layer, defined by the amplitude of the vertical component of the thermal alternating stress generated by each layer packaging structure in a TCT cycle ( $\Delta T = T_{max} - T_{min}$ ). Following the thermoelastic theory, the thermal stress ( $F_i$ ) and the thermal strain ( $\Delta h_i/h_i$ ) of the i-th layer are derived as: $$F_i/S_i = E_i \, \Delta h_i/h_i \,, \tag{17}$$ TABLE I. MATERIAL PARAMETERS USED IN THERMAL AND MECHANICAL MODELING [3, 8] | Component | Material | K<br>(W/m·°C) | CTE (ppm/°C) | E<br>(GPa) | v | |-----------|----------|---------------|--------------|------------|------| | Heatsink | Copper | 401 | 18 | 110 | 0.34 | | Molding | EMC | 1.5 | 9 | 15 | 0.38 | | RDL | Copper | 401 | 18 | 110 | 0.34 | | Chip | SiC | 58.6 | 5.1 | 400 | 0.14 | | Solder | SAC305 | 70 | 31 | 49 | 0.38 | | Baseplate | Copper | 401 | 18 | 110 | 0.34 | Fig. 4 Cross-section view of Fan-Out Panel-Level SiC MOSFET Packaging Fig. 5 Thermal network model of Fan-Out Panel-Level SiC MOSFET Packaging $$S_{i} = \begin{cases} l_{mod}^{2}, & i = 1, 2, 3, 7\\ p \cdot \pi r_{via}^{2}, & i = 4\\ l_{chip}^{2}, & i = 5, 6 \end{cases}$$ (18) where $E_i$ and $\alpha_i$ represent the elastic modulus and thermal expansion coefficient of the *i*-th layer of SiC MOSFET FOPLP, respectively; $S_i$ denotes the normal projected area of the *i*-th layer, expressed as follows: $$\Delta h_i/h_i = \alpha_i \quad T \lambda.$$ (19) The via portion of the RDL layer in SiC MOSFET FOPLP is represented by i = 1; $r_{via}$ denotes the radius of a single via; p signifies the total number of via arrays in the RDL layer; $l_{mod}$ and $l_{chip}$ are the side lengths of the SiC MOSFET FOPLP module and the chip, respectively. Substituting equations (16) - (18) into Eq. (15) forms: $$\Delta W_i = E_i \Delta_i^2 \quad T^2 \,. \tag{20}$$ Finally, the equivalent plastic work density is weighted by the volume of each part in SiC MOSFET FOPLP ( $V_i = S_i h_i$ ) to yield the average plastic work density ( $\Delta W_{avg}$ ) as follows: $$\Delta W_{\text{avg}} = \sum_{i=1}^{N} V_{i} \Delta W_{i} / \sum_{i=1}^{N} V_{i} . \qquad (21)$$ III. MULTI-OBJECTIVE OPTIMIZATION OF SIC MOSFET FOPLP WITH NSGA-II AND MOPSO #### A. Multi-Objective Optimization Model Following Eq. (8), Eq. (9), and Eq. (21), the parasitic inductance ( $L_0$ ), module thermal resistance ( $R_{thm}$ ), and average equivalent plastic work density ( $\Delta W_{avg}$ ), serve as optimization indices for the electrical, thermal, and mechanical characteristics of SiC MOSFET FOPLP, respectively, can be expressed as functions of chip thickness ( $x_1$ ), solder thickness ( $x_2$ ), RDL thickness ( $x_3$ ), and chip side length $x_4$ . $$\begin{cases} L_{m} = f_{1}(x_{1}, x_{2}, x_{3}, x_{4}) = f_{1}(x) \\ R_{thm} = f_{2}(x_{1}, x_{2}, x_{3}, x_{4}) = f_{2}(x) \\ \Delta W_{avg} = f_{3}(x_{1}, x_{2}, x_{3}, x_{4}) = f_{3}(x) \end{cases}$$ (22) Utilizing parasitic inductance, module thermal resistance, and average equivalent plastic work density as optimization objectives, and chip thickness, solder thickness, RDL thickness, and chip side length as optimization variables, the multi-objective optimization model of SiC MOSFET FOPLP can be expressed as follows: $$\min_{x_i} F(x) = \left[ f_1(x), \dots, f_j(x) \right]$$ $$s.t. \quad x = \left[ x_1, \dots, x_i \right] \in \Omega \quad \left[ x_{i \min}, x_{i \overline{\max}} \right],$$ (23) where x denotes the decision variable; $\Omega$ signifies the decision space (Table II); i represents the dimension of the decision variable (i = 4); $f_i(x) \dots f_i(x)$ are the objective functions (j = 3). TABLE II. BOUNDARIES OF OPTIMIZATION OF SIC MOSFET FOPLP | Upper & Lower | Optimization Variables | | | | | | |---------------|------------------------|-------|-----------------------|-------|--|--| | Bounds | $x_1$ | $x_2$ | <i>x</i> <sub>3</sub> | $x_4$ | | | | Min (mm) | 0.10 | 0.05 | 0.35 | 4.50 | | | | Max (mm) | 0.25 | 0.20 | 0.50 | 6.00 | | | #### B. Multi-Objective Optimization with NSGA-II and MOPSO The electrical—thermal—mechanical collaborative optimization design of SiC MOSFET FOPLP constitutes a nonlinear mathematical model with multiple constraints and high-dimensional variables. For complex models with high-dimensional variables, the conventional multi-objective optimization algorithm exhibits poor convergence, failure to ensure individual superiority and slow processing. Therefore, the nondominated sorting genetic algorithm (NSGA-II) and multi-objective particle swarm optimization (MOPSO) algorithms are integrated to compute the Pareto solutions of the electrical—thermal—mechanical co-optimization model to form an automated multi-objective optimal design of SiC MOSFET FOPLP (Figs. 6 and 7). NSGA-II is a rapid multi-objective optimization algorithm with an elitist strategy and based on Pareto optimal solutions, solving non-objective weight assignment problems[9]. NSGA-II exhibits exceptional performance in solving high-dimensional variable optimization problems and demonstrates superior comprehensive performance in addressing multi-objective optimization problems, mutation percentage, crossover percentage, and mutation rate are set to 0.4, 0.7, and 0.02, respectively. The maximum number of iterations and population size are set to 100 and 100, respectively. The MOPSO algorithm is an efficient algorithm for addressing multi-objective optimization problems, relying on simulating particle motion and information exchange within the search space to determine optimal solutions. This algorithm Fig. 6 Flowchart of automated multi-objective optimal design of SiC MOSFET FOPLP by using NSGA-II algorithm. introduces a non-inferior solution set, offering several advantages in multi-objective optimization, providing decision-makers with multiple feasible solution options. Moreover, the MOPSO algorithm exhibits strong convergence and search capabilities, enabling the rapid discovery of global non-inferior solutions. The maximum number of iterations, population size, inertia weight, and its damping rate are set to 100, 100, 0.5, and 0.99, respectively, consistent with the NSGA algorithm. #### C. Optimization Results and Discussion The Pareto front of the multi-objective optimal design model for SiC MOSFET FOPLP using NSGA-II and MOPSO is illustrated in Fig. 8. Both algorithms demonstrate convergent optimization results for this multi-objective optimization problem. Convergence and diversity are crucial metrics for assessing the optimization quality of multi-objective optimization algorithms. In the objective space, the convergence ranges of objective function 3 for NSGA-II and MOPSO are [2.5, 2.85] and [2.55, 2.85], respectively, indicating superior convergence by NSGA-II in the electrical-thermal-mechanical collaborative optimization model of SiC MOSFET FOPLP. In addition, MOPSO's Pareto frontier solution set exhibits higher uniformity in the target space than that of the NSGA-II algorithm. This observation indicates that MOPSO algorithm generates more balanced and diverse solution sets in this optimization model. When the iteration number and population size are both set to 100, the computation times of the MOPSO and NSGA-II optimization models are 39.015 seconds and 50.866 seconds, respectively. This observation demonstrates that the MOPSO algorithm achieves faster convergence while maintaining convergence and diversity. MOPSO outperforms NAGA-II in the electrical–thermal–mechanical collaborative optimization model of SiC MOSFET FOPLP. Fig. 7 Flowchart of automated multi-objective optimal design model of SiC MOSFET FOPLP by using MOPSO algorithm. Optimizing parasitic inductance to its minimum value leads to a gradual increase in the corresponding optimal solutions of thermal resistance and equivalent plastic work density. Consequently, obtaining a solution becomes impossible within the Pareto optimal solution set that optimizes both electrical—thermal—mechanical evaluation indices simultaneously. The electrical-thermal-mechanical optimal scheme for SiC MOSFET FOPLP is chosen from the Pareto optimal solution set using the technique for order preference by similarity to an ideal solution (TOPSIS). Using the selected optimal solution set, three objective functions serve as evaluation indicators, and TOPSIS is employed to assess and rank each solution (Fig. 9), and the top 10 solutions of the MOPSO algorithm are obtained. The forward-processing approach of evaluation indicators can be expressed as follows: $$f_{j}'(x) = \frac{f_{j\max}(x) - f_{j}'(x)}{f_{j\max}(x) - f_{j\min}(x)},$$ (24) where $f_1(x)$ represents the objective functions $f_1(x)$ , $f_2(x)$ , and $f_3(x)$ , respectively. The top 10 solutions of the MOPSO algorithm in the Pareto optimal solution set and their decision and target space optimization results are listed in Table III. The SiC MOSFET FOPLP structure ranked first exhibits the lowest thermal resistance and thermal stress but does not minimize parasitic inductance. The structure ranked fourth achieves lower parasitic inductance but relatively inferior thermal—mechanical performance. Each module structure entails its advantages and disadvantages, allowing for selection based on the actual application scenarios of SiC MOSFET FOPLP. Consequently, the most suitable antenna structure scheme can be selected. Fig. 8 Pareto front of multi-objective optimal design model of SiC MOSFET FOPLP. (a) NSGA-II, (b) MOPSO. Fig. 9 TOPSIS Assessment Sequencing Flowchart. TABLE III. TOP 10 SOLUTIONS IN PARETO OPTIMAL SOLUTION SET | N | Optimization Variables (mm) | | | Optimization Variables | | | SC | | |----|-----------------------------|-----------------------|-----------------------|------------------------|---------------|---------------|---------------|---------------| | | <i>x</i> <sub>1</sub> | <i>X</i> <sub>2</sub> | <i>X</i> <sub>3</sub> | X4 | $f_1(x)$ | $f_2(x)$ | $f_3(x)$ | SC | | 1 | 0.25 | 0.05 | 0.35 | 6.00 | 4.405<br>E-06 | 2.511<br>E-05 | 2.548<br>E+04 | 8.493<br>E+03 | | 2 | 0.25 | 0.05 | 0.35 | 5.98 | 4.402<br>E-06 | 2.531<br>E-05 | 2.550<br>E+04 | 8.500<br>E+03 | | 3 | 0.25 | 0.05 | 0.35 | 5.94 | 4.398<br>E-06 | 2.561<br>E-05 | 2.553<br>E+04 | 8.509<br>E+03 | | 4 | 0.25 | 0.05 | 0.35 | 5.92 | 4.396<br>E-06 | 2.573<br>E-05 | 2.554<br>E+04 | 8.513<br>E+03 | | 5 | 0.24 | 0.05 | 0.35 | 5.92 | 4.394<br>E-06 | 2.576<br>E-05 | 2.556<br>E+04 | 8.519<br>E+03 | | 6 | 0.25 | 0.05 | 0.35 | 5.87 | 4.389<br>E-06 | 2.620<br>E-05 | 2.558<br>E+04 | 8.527<br>E+03 | | 7 | 0.25 | 0.05 | 0.35 | 5.73 | 4.374<br>E-06 | 2.744<br>E-05 | 2.569<br>E+04 | 8.564<br>E+03 | | 8 | 0.24 | 0.05 | 0.35 | 5.77 | 4.366<br>E-06 | 2.707<br>E-05 | 2.581<br>E+04 | 8.603<br>E+03 | | 9 | 0.25 | 0.05 | 0.35 | 5.50 | 4.345<br>E-06 | 2.965<br>E-05 | 2.587<br>E+04 | 8.623<br>E+03 | | 10 | 0.25 | 0.05 | 0.35 | 5.49 | 4.342<br>E-06 | 2.971<br>E-05 | 2.587<br>E+04 | 8.624<br>E+03 | #### IV. CONCLUSION This study proposes an optimal design strategy for SiC MOSFET FOPLP, addressing parasitic inductance suppression, heat dissipation enhancement, and thermal-mechanical reliability optimization. The parasitic inductance, heat transfer network, and thermomechanical stress physical analytical models for SiC MOSFET FOPLP are established. It is observed that when the product of row and column numbers (the effective conductive area) is constant, increasing the column number and decreasing the row number yield lower parasitic inductance. The module's multi-field analytic model, the non-dominated sorting genetic algorithm (NSGA-II), and the improved multi-objective particle swarm optimization algorithm (MOPSO) are integrated to realize the cooperative optimal design of parasitic inductance, thermal resistance, and thermal stress. The optimal parameters settings of the power device FOPLP: chip thickness $(x_l)$ , solder thickness $(x_2)$ , RDL thickness $(x_3)$ , and chip side length $(x_4)$ of 0.25 mm, 0.05 mm, 0.35 mm, and 6.00 mm, respectively, yield parasitic inductance, module thermal resistance, and average equivalent plastic work density of 4.405e<sup>-6</sup>, 2.511e<sup>-5</sup>, and 2.548e<sup>4</sup>, respectively. Comparison and evaluation of two optimization algorithms reveal that the MOPSO algorithm achieves faster convergence with superior diversity than NAGA-II in the electrical-thermal-mechanical collaborative optimization model of SiC MOSFET FOPLP. The proposed multi-field numerical analytical model combined with a multiobjective optimization method holds significant guiding implications and forward-thinking prospects for the design and manufacture of SiC MOSFET FOPLP. #### ACKNOWLEDGMENT This research was supported by the National Natural Science Foundation of China (grant number: 52275559), the Shanghai Pujiang Program (grant number: 2021PJD002), the Taiyuan Science and Technology Development Funds (Jie Bang Gua Shuai Program), and the Shanghai Science and Technology Development Funds (grant number: 19DZ22534000). #### REFERENCES - [1] https://www.yolegroup.com/product/report/fan-out-packaging-2023/. - [2] Z. Zeng, K. Ou, L. Wang, and Y. Yu, "Reliability-Oriented Automated Design of Double-Sided Cooling Power Module: A Thermo-Mechanical-Coordinated and Multi-Objective-Oriented Optimization Methodology," IEEE Transactions on Device and Materials Reliability, vol. 20, no. 3, pp. 584-595, 2020, doi: 10.1109/TDMR.2020.3012065. - [3] J. Fan et al., "Genetic Algorithm-Assisted Design of Redistribution Layer Vias for a Fan-Out Panel-Level SiC MOSFET Power Module Packaging," in 2022 IEEE 72nd Electronic Components and Technology Conference (ECTC), 31 May-3 June 2022 2022, pp. 260-265, doi: 10.1109/ECTC51906.2022.00049. - [4] H. Chen, C. Peng, G. Sun, Y. Shi, W. Zhu, and L. Wang, "Structure Optimization and Reliability Investigation on Copper Pillar Interconnections for Double-sided Cooling Power Module," in 2022 23rd International Conference on Electronic Packaging Technology (ICEPT), 10-13 Aug. 2022 2022, pp. 1-5, doi: 10.1109/ICEPT56209.2022.9873323. - [5] W. Chen et al., "Thermal-mechanical-electrical Co-design of Fan-Out Panel-Level SiC MOSFET Packaging with a Multi-objective Optimization Algorithm," in 2023 IEEE 73rd Electronic Components and Technology Conference (ECTC), 30 May-2 June 2023 2023, pp. 2007-2011, doi: 10.1109/ECTC51909.2023.00344. - [6] V. Gerakis and A. Hatzopoulos, "Improved transmission line model for high-frequency modelling of through silicon vias," International Journal of Electronics, vol. 106, no. 5, pp. 785-798, 2019/05/04 2019, doi: 10.1080/00207217.2019.1570561. - [7] S. Gou, G. Dong, Z. Mei, and Y. Yang, "Accurate Inductance Modeling of 3-D Inductor Based on TSV," IEEE Microwave and Wireless Components Letters, vol. 28, no. 10, pp. 900-902, 2018, doi: 10.1109/LMWC.2018.2867089. - [8] Y. Qian, F. Hou, J. Fan, Q. Lv, X. Fan, and G. Zhang, "Design of a Fan-Out Panel-Level SiC MOSFET Power Module Using Ant Colony Optimization-Back Propagation Neural Network," IEEE Transactions on Electron Devices, vol. 68, no. 7, pp. 3460-3467, 2021, doi: 10.1109/TED.2021.3077209. - [9] K. Deb, A. Pratap, S. Agarwal, and T. Meyarivan, "A fast and elitist multiobjective genetic algorithm: NSGA-II," IEEE Transactions on Evolutionary Computation, vol. 6, no. 2, pp. 182-197, 2002, doi: 10.1109/4235.996017.