

Delft University of Technology

# A Reconfigurable Cold-Startup SSHI Rectifier with 4X Lower Input Amplitude Requirement for Piezoelectric Energy Harvesting

Yue, Xinling; Zou, Yiwei; Chen, Zhelun; Liang, Junrui; Du, Sijun

DOI 10.1109/ISCAS48785.2022.9937838

**Publication date** 2022 **Document Version** Final published version

Published in Proceedings of the 2022 IEEE International Symposium on Circuits and Systems (ISCAS)

**Citation (APA)** Yue, X., Zou, Y., Chen, Z., Liang, J., & Du, S. (2022). A Reconfigurable Cold-Startup SSHI Rectifier with 4X Lower Input Amplitude Requirement for Piezoelectric Energy Harvesting. In *Proceedings of the 2022 IEEE International Symposium on Circuits and Systems (ISCAS)* (pp. 649-653). IEEE. https://doi.org/10.1109/ISCAS48785.2022.9937838

# Important note

To cite this publication, please use the final published version (if applicable). Please check the document version above.

Copyright

Other than for strictly personal use, it is not permitted to download, forward or distribute the text or part of it, without the consent of the author(s) and/or copyright holder(s), unless the work is under an open content license such as Creative Commons.

Takedown policy

Please contact us and provide details if you believe this document breaches copyrights. We will remove access to the work immediately and investigate your claim.

# Green Open Access added to TU Delft Institutional Repository

# 'You share, we take care!' - Taverne project

https://www.openaccess.nl/en/you-share-we-take-care

Otherwise as indicated in the copyright section: the publisher is the copyright holder of this work and the author uses the Dutch legislation to make this work public.

# A Reconfigurable Cold-Startup SSHI Rectifier with 4X Lower Input Amplitude Requirement for Piezoelectric Energy Harvesting

Xinling Yue<sup>1</sup>, Yiwei Zou<sup>1</sup>, Zhelun Chen<sup>1</sup>, Junrui Liang<sup>2</sup> and Sijun Du<sup>1</sup>

<sup>1</sup> Department of Microelectronics, Delft University of Technology, Delft, The Netherlands

<sup>2</sup> School of Information Science and Technology, ShanghaiTech University, Shanghai, China

Email: sijun.du@tudelft.nl

Abstract—Synchronized switch harvesting on inductor (SSHI) is an efficient active rectifier to extract energy generated from piezoelectric transducer in piezoelectric energy harvesting system. Unlike passive rectifiers, SSHI rectifiers require a power supply to drive synchronized switches. Unfortunately, there is no stable supply when the system starts from the cold state. Most designs let the system work as a passive full bridge rectifier (FBR) to charge power capacitor until a supply is available. However, a FBR requires high open-circuit voltage (Voc) and the FBR's output voltage cannot go over VOC. This prevents the system from starting the SSHI rectifier if VOC is low. This paper proposes a new transducer reconfiguration design to lower the required  $V_{OC}$  by 4× to start up the SSHI system from the cold state. The proposed system is designed in a 0.18- $\mu$ m BCD process and post-layout simulations show that the successful cold-startup under low  $V_{OC}$  voltage.

Index Terms—Cold-startup, energy harvesting, full bridge rectifier, open-circuit voltage, piezoelectric transducer, SSHI rectifier

#### I. INTRODUCTION

Wireless sensors require batteries to operate, which are typically large in size and limited in lifetime. Extra costs would be introduced due to battery replacements. Piezoelectric energy harvesting (PEH) is a technique to harvest kinetic energy from the environment and generate electricity as an output. This technique is a promising way to untether from conventional batteries and achieve self-powered autonomy. In order to extract AC energy from piezoelectric transducer (PT) and convert it to DC energy, a rectifier is generally required. A Full bridge rectifier (FBR) is a widely used rectifier, but the output power and conversion efficiency of a FBR is relatively low. Some active designs like synchronous electric charge extraction (SECE) [1], [2], and synchronized switch harvesting (SSH) rectifiers [3]–[9] are all exploited to improve the output power extracted from the PT.

FBR results in low power conversion efficiency when PT voltage is flipped from positive to negative or vice versa. A SSHI rectifier helps to flip PT voltage to improve the power extraction with an inductor by forming a RLC oscillation loop. However, all active rectifiers require a stable DC supply  $(V_{DD})$  to operate. In some cases, before  $V_{DD}$  is prepared, the interface circuits are out of charge and performed as a passive rectifier to build up the power supply. In [10], [11], high-efficiency SSHI rectifiers were proposed. However, these

papers did not give more details realising cold-startup when the open-circuit voltage amplitude  $(V_{OC})$  from the PT is lower than required power supply. The tricky thing is that when  $V_{OC}$ is lower than the required  $V_{DD}$ , the FBR is unable to build up a ready-use  $V_{DD}$  to power the SSHI rectifier; As a result, the SSHI rectifier would not start operating and flipping the voltage, which indicates the cold-start failure.

This paper proposes a new PT configuration design associated with a reconfigurable SSHI rectifier to realize coldstartup when the input  $V_{OC}$  is much smaller than the required  $V_{DD}$ . The post-layout simulations show that the system can be started from the cold state when  $V_{OC}$  is only 0.5 V.

This paper is organised as follows: Analysis of the proposed design is given in Section II. Section III presents the system architecture. Circuit implementations are displayed in Section IV. Post-layout simulation results are shown in Section V to outline the effectiveness of the proposed design. Finally, Section VI summarises the work.

#### II. PROPOSED DESIGN ANALYSIS

## A. Conventional Cold-Startup

Typically, during the cold state, a SSHI rectifier simply works as a passive FBR. Fig. 1 shows the equivalent circuit diagram during the cold-startup. The PT is modeled as an AC current source,  $I_P$ , in paralleled with a capacitor,  $C_P$ . A FBR is used to rectify the AC energy. The harvested energy is stored in a storage capacitor,  $C_S$ . A LDO is employed to generate a stable supply,  $V_{DD}$ , from  $V_S$ . When the cold state finishes, the proposed active rectifier would start operating with a stable  $V_{DD}$ . For a FBR, the maximum output voltage  $V_S$  is limited by  $V_{OC}$  and  $V_D$  as expressed below

$$V_S(max) = V_{OC} - 2V_D \tag{1}$$

where  $V_D$  is the voltage drop of the diode used in a FBR. However, for low excitation when  $V_{OC} < V_{DD}$ , the maximum output voltage  $V_S$  is also lower than  $V_{DD}$ . A desired  $V_{DD}$ would never be ready; hence, the cold state would not end and the designed active rectifier would not start operating.

#### B. Proposed Cold-Startup

In the proposed cold-startup circuit, the PT is divided into 4 equal sub-PTs as shown in Fig. 2. Because these sub-PTs



Fig. 1: Conventional cold-startup circuit - FBR



Fig. 2: PTs configurable

are fixed on the same substrate, they have the same frequency and amplitude when vibrating. Therefore, these PTs can be connected in series or parallel which are displayed at the bottom of Fig. 2. The parallel-connected output  $V_{OC}$  is the same as that of the monolithic PT; hence, is not able to build up a high  $V_S$  to generate a valid  $V_{DD}$  under low extraction levels. However, if the 4 sub-PTs are connected in series in cold state, the resulting output  $V_{OC-series}$  is expressed as

$$V_{OC-series} = 4 \times V_{OC} \tag{2}$$

The maximum achievable ouput power of the FBR can be rewritten as

$$V_S(max) = V_{OC-series} - 2V_D = 4V_{OC} - 2V_D \qquad (3)$$

Since the effective  $V_{OC}$  from the series-connected PT is increased by 4×, the new maximum output voltage  $V_S$  is also increased by approximately 4×. Assuming that the  $V_{OC}$ is 0.5 V and  $V_D$  is around 50 mV, the series PTs would be able to build up 1.9-V  $V_S$ ; as a result, up to 1.9-V  $V_{DD}$ can also be generated to start active rectification. However, for conventional cold-startup, the  $V_S$  can only be charged to 0.4 V (= 0.5 V - 2 × 0.05 V), which is too low to start active rectification. Hence, in our proposed design, the 4 sub-PTs are connected in series by default during the cold state to ensure successful cold-startup even at low  $V_{OC}$  levels.

# C. PTs Connections Selection - After Cold-Startup

When cold-startup ends, it is important to find a suitable connection for these sub-PTs. Output power comparisons between series and parallel configurations are analyzed to find which connection is better for normal active rectification. When the active SSHI rectifier begins to work, according to [12], the extracted power from the SSHI rectifier is written as

$$P_{SSHI} = 2f_P C_P V_S (2V_{OC} - (V_S + 2V_D)\eta_L)$$
(4)



Fig. 3: Extracted power in different PT connections

where  $\eta_L = 1 - \eta_F$ ,  $\eta_F$  is the flip efficiency of the SSHI rectifier and  $f_P$  is the vibrating frequency of PT. The above equation shows that when  $V_S = \frac{V_{OC}}{\eta_L} - V_D$ , the maximum power is written as

$$P_{SSHI}(max) = 2C_P f_P \eta_L (\frac{V_{OC}}{\eta_L} - V_D)^2$$
(5)

The corresponding extracted power simulation results from PT are shown in Fig. 3 with the conditions:  $V_{OC} = 0.5$  V,  $\eta_L = 15\%$ ,  $V_D = 50$  mV. When the PTs are connected in series, corresponding output efficiency with changing  $V_S$  is in grey dash line. It shows that the series-connected power is always lower than the red one representing the parallel connection. However, paralleled output 0.5-V  $V_{OC}$  is too low to build up required 1.8-V  $V_{DD}$  in cold state. Therefore, 4 sub-PTs are connected in series by default to increase  $V_{OC}$  at the beginning to build up  $V_{DD}$  during startup period. Then, the connection changes to parallel for extracting more power. Thus, in Fig. 3, the output power follows the grey one until startup ends and changes to red line, so the system output power follows the blue solid line.

## **III. SYSTEM ARCHITECTURE**

Fig. 4 shows the system architecture. There are mainly six blocks in this system: a PT array with 4 sub-PTs, a switch control block, a charge-up block, a SSHI rectifier, a FBR and active diode block, a LDO. On the leftmost side, the output amplitude from each of the sub-PTs is 0.5 V. These sub-PTs can be configured between parallel and series connections depending on whether the cold sate is ended. They are connected in series by default during the cold state, so that  $4 \times$  higher output  $V_{OC}$  is generated from the series-connected sub-PTs to build up a 1.8-V  $V_{DD}$ .

A FBR and active diode block is used to rectify the generated AC energy. A LDO is employed to regulate  $V_{DD}$  through  $C_{DD1}$  and  $C_{DD2}$  in cold state. When the cold state finishes and  $V_{DD}$  is built up, a RDY signal from a LDO generates a rising edge. Then, the switch control block changes the connection of the 4PTs to parallel for the purpose of extracting more power. And the charge-up block connects



Fig. 5: Switches used in different PTs connections

 $C_{DD2}$  to  $V_P$  or  $V_N$  in one flip cycle to help SSHI rectifier to work normally. Finally, a SSHI rectifier is started to increase the output power efficiency with the stable  $V_{DD}$  supply by flipping PT voltage. Circuit implementations of key blocks are presented in the following section.

### **IV. CIRCUIT IMPLEMENTATION**

#### A. Switch Control Block

As introduced in Section III, 4 PTs are connected in series by default to increase  $V_{OC}$  during cold-startup period. The switch control block is shown in Fig. 5.  $S_1$ ,  $S_2$  and  $S_3$  are PMOS switches and  $S_4$  to  $S_9$  are transmission gate (TG) switches. The RDY signal is generated from a LDO. Through a level shifter, a 'Start' signal is generated. The RDY and 'Start' signal keep at low during cold state to turn on PMOS switches and turn off TG switches to keep 4 PTs connected in series. When required  $V_{DD}$  is attained, the RDY and 'Start' become high to turn off PMOS switches and turn on TG switches to change the connection to parallel.

However, since power supply is very small and unstable at the beginning, some ripples may exist in 'Start'. Additionally, due to the large width of the connection switches, MOSFET parasitic capacitors always affect the 'Start' signal. These effects prevent firmly turning on/off MOSFET switches, resulting in some current leakage. To address this issue, a onchip 50 pF capacitor is added to stabilize the voltage and to eliminate undesired fluctuations in 'Start' signal in Fig. 5.

# B. Charge-up Block

When the connection of the PTs changes from series to parallel after the cold-start stage finishes, the SSHI circuit would not work directly, because the PT voltage is decreased by  $4\times$  at this moment due to the resulting parallel connection. Additionally, the small resulting  $V_{OC}$  ( $4\times$  lower compared to



Fig. 7: Charge-up control signals generation

series connection) is impossible to charge  $V_{PT}$  to overcome the threshold voltage. As a result, the SSHI rectifier would not operate properly, and the system would go back to the cold state gradually since parallel-connected PTs cannot transfer any energy through a passive FBR to a high  $V_S$  voltage. Thus, a charge-up block is required to help charge  $V_{PT}$  to a certain voltage to help SSHI start. The charge block only works for one flip cycle.

The diagram of the charge up block is shown in Fig. 6; 4 switches are used to charge  $C_P$  by connecting it to  $C_{DD2}$ .  $S_b$  and  $S_c$  are TG switches used for charging.  $S_a$  and  $S_d$  are NMOS switches connected to ground.  $S_a$  and  $S_b$  are controlled by  $\Phi_{VNC}$ .  $S_c$  and  $S_d$  are controlled by  $\Phi_{VPC}$ . These two phases are generated by the circuit shown in Fig. 7. The 'Start' signal is the same as in Fig. 5. The  $C_{OUT}$  is a synchronized signal indicating the moment when the voltage across the PT starts flipping which will be presented in the following sub-section. Through a buffer, the SYN signal is generated. When the SYN generates a rising edge, pulse generation block generates a pulse,  $\Phi_C$ . The PN indicates the current polarity of  $V_P$  and  $V_N$  to determine the charging direction.



Fig. 8: SSHI rectifier



Fig. 9: Proposed layout diagram



Fig. 10: Comparison of conventional and proposed cold-startup

## C. SSHI Rectifier Block

When the charge-up finishes, the PT voltage is flipped to a certain voltage. And through automatically charging by the generated energy, the PT voltage would be high enough to overcome the threshold to charge  $C_S$ . In the next flip cycle, the SSHI rectifier begins to work. A SSHI rectifier is presented in Fig. 9. When  $V_1 < V_2$ , the output  $C_{OUT}$  of the comparator generates a rising edge and  $M_0$  is turned off to prevent the current going out of  $C_S$ . This rising edge means the ending time of charging and the starting time to flip  $V_{PT}$ . So, it is also employed to generate a pulse to control  $S_0$ . The SSHI rectifier employs an inductor temporarily connected into a RLC loop by turning on  $S_0$  to flip  $V_{PT}$  to improve output power.

#### V. POST-LAYOUT SIMULATION ANALYSIS

This system is designed in a 0.18- $\mu m$  BCD process with the parameters:  $V_{OC} = 0.5$  V,  $C_P = 30$  nF,  $f_P = 200$  Hz,  $C_S = 2 \,\mu$ F, required  $V_{DD} = 1.8$  V. A monolithic PT is divided into 4 equal sub-PTs. Fig. 8 displays the layout of the system and the active area is  $0.19 \,\mathrm{mm}^2$ . The corresponding post-layout simulation results are presented as follows. Fig. 10, shows the simulation results of the conventional cold-startup design and the proposed cold-startup design. For the conventional coldstartup circuit, when the input  $V_{OC}$  is 0.5 V, the maximum grey  $V_{PT}$  is bounded by 0.5 V while the maximum output red voltage  $V_S$  is 0.4 V in Fig. 10(*a*). 0.4 V is impossible to build up 1.8-V  $V_{DD}$ . In comparison, Fig. 10(*b*) shows the proposed cold-startup simulation result, where the maximum grey  $V_{PT}$ is close to 1.9 V. The resulting maximum red  $V_S$  is also very close to 1.9 V which is high enough to build 1.8-V  $V_{DD}$ .

Some key signals in the proposed design are shown in Fig. 11. The  $V_S$  voltage, is simulated to be charged from 0 V to 3.5 V. The voltage  $V_{DD}$ , is gradually built up to 1.8 V. During startup period, the red 'Start' signal is hold at low to turn on PMOS switches and turn off TG switches in Fig. 5 to keep PTs connect in series. When  $V_{DD}$  attains 1.8 V, the cold state is finished and the RDY signal generates a rising edge. At the



Fig. 11: Output signals of proposed design



Fig. 12: Output power of proposed design and FBR

same time, the 'Start' turns to the high level to follow the  $V_S$  to make the PTs connected in parallel by turning off PMOS switches and turning on TG switches.

Fig. 12 shows the simulated output power related to  $V_S$ . Before  $V_S$  attains 1.8 V, the system works as a passive FBR and then works as a SSHI rectifier after startup. The maximum output power of the conventional design is  $1.12 \,\mu$ W, and the corresponding output  $V_S$  is limited by 0.4 V. The red line is the output power of the proposed design. When  $V_S$  attains 1.8 V to provide stable 1.8-V  $V_{DD}$ , the PTs connection is configured to parallel and the charge-up block generates a phase,  $\Phi_{VNC}$ , to flip  $V_{PT}$  from negative to positive. After the SSHI rectifier starts operating, the output power is significantly increased and  $V_S$  can be charged to higher voltage. As a result, the output power becomes higher and attains 27.1  $\mu$ W when  $V_S = 3.3$  V.

#### VI. CONCLUSION

This paper proposes a cold-startup circuit for 0.5-V  $V_{OC}$ . The 4 series-connected sub-PTs are used to generate a 4×  $V_{OC}$  to build up  $V_{DD}$  and change to parallel for the purpose of extracting more power. A LDO is used to generate 1.8-V  $V_{DD}$ . A charge-up block is used to help  $V_{PT}$  overcome the threshold voltage after cold-startup. A SSHI rectifier is used to improve the output power efficiency by flipping  $V_{PT}$ . Corresponding post-layout simulation results show that 1.8-V  $V_{DD}$  can be built up even with 0.5-V  $V_{OC}$ . The simulated maximum output power is 27.1  $\mu$ W which is 24× larger than the maximum output power of the FBR.

#### REFERENCES

- A. Morel et al., "A Shock-Optimized SECE Integrated Circuit," in IEEE Journal of Solid-State Circuits, vol. 53, no. 12, pp. 3420-3433, Dec. 2018, doi: 10.1109/JSSC.2018.2868299.
- [2] L. Gao, L. Teng, J. Liang, H. Wang, Y. Liu and M. Fu, "A Self-Sensing Synchronous Electric Charge Extraction (SECE) Solution for Piezoelectric Energy Harvesting Enhancement," 2021 IEEE Applied Power Electronics Conference and Exposition (APEC), 2021, pp. 1393-1397, doi: 10.1109/APEC42165.2021.9487209.
- [3] L. Wu, W. Kang, M. Xie and P. Zhu, "A Self-Powered Multi-Input Bridgeless Series-SSHI Circuit for Piezoelectric Energy Harvesting," 2021 IEEE International Symposium on Circuits and Systems (ISCAS), 2021, pp. 1-4, doi: 10.1109/ISCAS51556.2021.9401519.
- [4] A. M. Eltamaly and K. E. Addoweesh, "A Novel Self-Power SSHI Circuit for Piezoelectric Energy Harvester," in IEEE Transactions on Power Electronics, vol. 32, no. 10, pp. 7663-7673, Oct. 2017, doi: 10.1109/TPEL.2016.2636903.
- [5] D. A. Sanchez, J. Leicht, E. Jodka, E. Fazel and Y. Manoli, "21.2 A 4μW-to-1mW parallel-SSHI rectifier for piezoelectric energy harvesting of periodic and shock excitations with inductor sharing, cold start-up and up to 681% power extraction improvement," 2016 IEEE International Solid-State Circuits Conference (ISSCC), 2016, pp. 366-367, doi: 10.1109/ISSCC.2016.7418059.
- [6] S. Du, Y. Jia, C. Zhao, G. A. J. Amaratunga and A. A. Seshia, "A Fully Integrated Split-Electrode SSHC Rectifier for Piezoelectric Energy Harvesting," in IEEE Journal of Solid-State Circuits, vol. 54, no. 6, pp. 1733-1743, June 2019, doi: 10.1109/JSSC.2019.2893525.
- [7] S. Du and A. A. Seshia, "An Inductorless Bias-Flip Rectifier for Piezoelectric Energy Harvesting," in IEEE Journal of Solid-State Circuits, vol. 52, no. 10, pp. 2746-2757, Oct. 2017, doi: 10.1109/JSSC.2017.2725959.
- [8] X. Yue and S. Du, "Voltage Flip Efficiency Optimization of SSHC Rectifiers for Piezoelectric Energy Harvesting," 2021 IEEE International Symposium on Circuits and Systems (ISCAS), 2021, pp. 1-5, doi: 10.1109/ISCAS51556.2021.9401330.
- [9] P. Angelov and M. Nielsen-Lönn, "A Fully Integrated Multilevel Synchronized-Switch-Harvesting-on-Capacitors Interface for Generic PEHs," in IEEE Journal of Solid-State Circuits, vol. 55, no. 8, pp. 2118-2128, Aug. 2020, doi: 10.1109/JSSC.2020.2979178.
- [10] S. Xi, W. Li, J. Guo and J. Liang, "A Self-Powered Piezoelectric Energy Harvesting Interface Circuit Based on Adaptive SSHI with Fully Integrated Switch Control," 2020 IEEE International Symposium on Circuits and Systems (ISCAS), 2020, pp. 1-4, doi: 10.1109/IS-CAS45731.2020.9180969.
- [11] S. H. Nguyen, H. Richardson and R. Amirtharajah, "A Bias-Flip Interface and Dual-Input DC-DC Converter for Piezoelectric and RF Energy Harvesting," 2021 IEEE International Symposium on Circuits and Systems (ISCAS), 2021, pp. 1-5, doi: 10.1109/ISCAS51556.2021.9401590.
- [12] S. Du, Y. Jia, C. Zhao, G. A. J. Amaratunga and A. A. Seshia, "A Nail-Size Piezoelectric Energy Harvesting System Integrating a MEMS Transducer and a CMOS SSHI Circuit," in IEEE Sensors Journal, vol. 20, no. 1, pp. 277-285, 1 Jan.1, 2020, doi: 10.1109/JSEN.2019.2941180.