## Wafer-scale low-disorder 2DEG in <sup>28</sup>Si/SiGe without an epitaxial Si cap Degli Esposti, Davide; Paquelet Wuetz, Brian; Fezzi, Viviana; Lodari, Mario; Sammak, Amir; Scappucci, Giordano DOI 10.1063/5.0088576 **Publication date** 2022 **Document Version** Final published version Published in **Applied Physics Letters** Citation (APA) Degli Esposti, D., Paquelet Wuetz, B., Fezzi, V., Lodari, M., Sammak, A., & Scappucci, G. (2022). Waferscale low-disorder 2DEG in <sup>28</sup>Si/SiGe without an epitaxial Si cap. *Applied Physics Letters*, *120*(18), Article 184003. https://doi.org/10.1063/5.0088576 Important note To cite this publication, please use the final published version (if applicable). Please check the document version above. Other than for strictly personal use, it is not permitted to download, forward or distribute the text or part of it, without the consent of the author(s) and/or copyright holder(s), unless the work is under an open content license such as Creative Commons. **Takedown policy**Please contact us and provide details if you believe this document breaches copyrights. We will remove access to the work immediately and investigate your claim. # Green Open Access added to TU Delft Institutional Repository 'You share, we take care!' - Taverne project https://www.openaccess.nl/en/you-share-we-take-care Otherwise as indicated in the copyright section: the publisher is the copyright holder of this work and the author uses the Dutch legislation to make this work public. ## Wafer-scale low-disorder 2DEG in <sup>28</sup>Si/SiGe without an epitaxial Si cap Cite as: Appl. Phys. Lett. 120, 184003 (2022); https://doi.org/10.1063/5.0088576 Submitted: 18 February 2022 • Accepted: 27 April 2022 • Published Online: 04 May 2022 🧓 Davide Degli Esposti, 匝 Brian Paquelet Wuetz, Viviana Fezzi, et al. ### ARTICLES YOU MAY BE INTERESTED IN Lightly strained germanium quantum wells with hole mobility exceeding one million Applied Physics Letters 120, 122104 (2022); https://doi.org/10.1063/5.0083161 Quantum dot arrays in silicon and germanium Applied Physics Letters 116, 080501 (2020); https://doi.org/10.1063/5.0002013 Self-aligned gates for scalable silicon quantum computing Applied Physics Letters 118, 104004 (2021); https://doi.org/10.1063/5.0036520 Lock-in Amplifiers up to 600 MHz Zurich # Wafer-scale low-disorder 2DEG in <sup>28</sup>Si/SiGe without an epitaxial Si cap Cite as: Appl. Phys. Lett. **120**, 184003 (2022); doi: 10.1063/5.0088576 Submitted: 18 February 2022 · Accepted: 27 April 2022 · Published Online: 4 May 2022 Davide Degli Esposti, b Brian Paquelet Wuetz, b Viviana Fezzi, Mario Lodari, b Amir Sammak, band Giordano Scappucci h ### **AFFILIATIONS** QuTech and Kavli Institute of Nanoscience, Delft University of Technology, Lorentzweg 1, 2628 CJ Delft, Netherlands ### **ABSTRACT** We grow $^{28}$ Si/SiGe heterostructures by reduced-pressure chemical vapor deposition and terminate the stack without an epitaxial Si cap but with an amorphous Si-rich layer obtained by exposing the SiGe barrier to dichlorosilane at 500 °C. As a result, $^{28}$ Si/SiGe heterostructure field-effect transistors feature a sharp semiconductor/dielectric interface and support a two-dimensional electron gas with enhanced and more uniform transport properties across a 100 mm wafer. At T=1.7 K, we measure a high mean mobility of $(1.8\pm0.5)\times10^5$ cm $^2$ /V s and a low mean percolation density of $(9\pm1)\times10^{10}$ cm $^{-2}$ . From the analysis of Shubnikov-de Haas oscillations at T=190 mK, we obtain a long mean single particle relaxation time of $(8.1\pm0.5)$ ps, corresponding to a mean quantum mobility and quantum level broadening of $(7.5\pm0.6)\times10^4$ cm $^2$ /V s and $(40\pm3)~\mu$ eV, respectively, and a small mean Dingle ratio of $(2.3\pm0.2)$ , indicating reduced scattering from long range impurities and a low-disorder environment for hosting high-performance spin-qubits. Published under an exclusive license by AIP Publishing. https://doi.org/10.1063/5.0088576 Strained <sup>28</sup>Si/SiGe heterostructures are a compelling platform for scalable qubit tiles based on gate-defined quantum dots.<sup>1,2</sup> In these <sup>28</sup>Si buried quantum wells, electron spins experience a quiet electrical and magnetic environment. The electronically noisy semiconductor/ dielectric interface is far away, separated from the quantum well by a SiGe epitaxial barrier, and the nuclear spins have been removed by isotopic enrichment. Continuous advances in the materials science of <sup>28</sup>Si/SiGe and improved device fabrication have enabled quantum logic with spin qubits crossing the surface code threshold,<sup>3–5</sup> coherent coupling of two electron spins at a distance via virtual microwave photons,6 and CMOS-based cryogenic control of quantum circuits. In the mainstream approach to quantum dot fabrication, the last step in the heterostructure growth cycle comprises the heteroepitaxial deposition of a thin epitaxial Si cap on the SiGe barrier.8 This is to avoid the formation of low-quality Ge-based oxides upon exposure of SiGe to air. After the Si cap deposition, a high- $\kappa$ dielectric is deposited ex situ and at low-temperature ( $\approx$ 300 °C) to insulate the gate from the buried and undoped quantum well. This low-temperature process preserves the strain in the quantum well but induces large concentrations of impurities at the critical semiconductor/dielectric interface. These impurities can influence the electrostatic confining potential landscape induced by the gates, leading to the formation of unintentional quantum dots and are a source of charge noise limiting qubit performance.<sup>10,11</sup> While efforts have focused on achieving uniform and high-purity <sup>28</sup>Si quantum wells with sharp interfaces, <sup>12–14</sup> now much attention is needed to optimize the step, which terminates the heterostructure deposition cycle and has a critical role in defining the semiconductor/dielectric interface. In this Letter, we explore <sup>28</sup>Si/SiGe heterostructures terminated by exposure to dichlorosilane (DCS) gas at a temperature well below the threshold for epitaxial growth of Si. By avoiding the growth of an epitaxial Si cap altogether, we obtain <sup>28</sup>Si/SiGe heterostructure field effect transistors (H-FETs) with a sharp semiconductor/dielectric interface. We show that the <sup>28</sup>Si quantum well supports a two-dimensional electron gas (2DEG) with less disorder and improved quantum transport properties compared to heterostructures with an epitaxial Si cap. Figure 1(a) illustrates the workflow to fabricate <sup>28</sup>Si/SiGe H-FETs. We grow <sup>28</sup>Si/SiGe heterostructures on 100 mm Si(001) wafers using an Epsilon 2000 (ASMI) reduced-pressure chemical vapor deposition reactor. We use isotopically enriched <sup>28</sup>SiH<sub>4</sub> for growing the <sup>28</sup>Si quantum well [residual <sup>29</sup>Si concentration of 0.08% (Refs. 3, 7, and 15)] and DCS (H<sub>2</sub>SiCl<sub>2</sub>) and GeH<sub>4</sub> for all other layers. The heterostructure comprises a 3 $\mu$ m step-graded Si<sub>1-x</sub>Ge<sub>x</sub> layer $<sup>^2</sup>$ QuTech and Netherlands Organisation for Applied Scientific Research (TNO), Stieltjesweg 1, 2628 CK Delft, The Netherlands a) Author to whom correspondence should be addressed: g.scappucci@tudelft.nl **FIG. 1.** (a) Schematics of the $^{28}$ Si/SiGe heterostructure and formation of the dielectric interface in a Hall-bar heterostructure field effect transistor. z indicates the heterostructure growth direction. The heterostructure is terminated by exposure to dichlorosilane (DCS) gas at a temperature below the threshold for growing an epitaxial Si cap and the dielectric stack comprises a $\mathrm{SiO}_x$ layer formed by exposure of the heterostructure to air at room temperature and an $\mathrm{AIO}_x$ layer formed by atomic layer deposition (ALD). (b) BF-STEM image of the active layers of the $^{28}$ Si/SiGe heterostructure field effect transistor showing, from left to right, the $\mathrm{Si}_{0.7}\mathrm{Ge}_{0.3}$ strain-relaxed buffer layer, the tensile-strained $^{28}\mathrm{Si}$ quantum well, the $\mathrm{Si}_{0.7}\mathrm{Ge}_{0.3}$ barrier, followed by the $\mathrm{SiO}_x/\mathrm{AIO}_x$ dielectric stack. (c) Electron energy loss spectroscopy (EELS) semi-quantitative concentration depth profiles across the semiconductor/dielectric interface for Si (blue), Ge (red), O (green), and Al (black). (d) $15\times45~\mathrm{nm}^2$ wide 2D maps by EELS using low-energy edges to recognize differences between the different bonding states: Si (blue), SiO\_x (magenta), and AlO\_x (green). We do not detect any Cl or H signal above the background noise in our EELS data. (final $x \simeq 0.3$ ), a 2.5 $\mu$ m Si<sub>0.7</sub>Ge<sub>0.3</sub> strain-relaxed buffer, a 8 nm tensile-strained <sup>28</sup>Si quantum well, and a 30 nm Si<sub>0.7</sub>Ge<sub>0.3</sub> barrier<sup>16</sup> and in the SiGe barrier is $\simeq 4 \times 10^{17}$ cm<sup>-3</sup>. To achieve sharp interfaces and minimize Si/Ge interdiffusion at the quantum well-barrier interface, <sup>12</sup> the temperature is decreased from 750 °C for growing the quantum well to 625 °C for the barrier. We now introduce a major difference compared to our previous experiments. In Refs. 3, 7, 12, and 17, we deposited a thin epitaxial Si cap at 675 °C using DCS. Here, we reduce the substrate temperature to 500 °C, below the desorption temperature of chlorine from the surface (600–650 °C), <sup>18,19</sup> under the same conditions of the DCS flow and pressure. According to the literature, <sup>20–26</sup> we expect that exposure to DCS at 500 °C essentially suppresses crystalline growth but creates an amorphous Si-rich layer on Si $_{0.7}$ Ge $_{0.3}$ . After terminating the deposition cycle with this step, the heterostructure is removed from the growth reactor and a native oxide is formed upon exposure to air at room temperature. We identify the native oxide as SiO $_x$ based on the chemical analysis in Figs. 1(c) and 1(d). Then, we fabricate Hall-bar shaped H-FETs using the process described in Ref. 12. In short, the process comprises the implantation of Ohmic contacts and rapid thermal annealing at 700 °C, the atomic layer deposition (ALD) at 300 °C of a 10 nm Al $_2$ O $_3$ dielectric layer on the SiO $_x$ , and the final deposition of a Hall-bar shaped metallic gate, electrically insulated from the heterostructure by the SiO $_x$ /Al $_2$ O $_3$ dielectric stack. Figure 1(b) shows a bright-field scanning transmission electron microscopy (BF-STEM) image of the heterostructure and of the dielectric stack under the gate stack at the end of the H-FET fabrication process. The Si quantum well is uniform, without extended defects, and is characterized by sharp top and bottom interfaces to the Si<sub>0.7</sub>Ge<sub>0.3</sub> layers, in agreement with our previous reports.<sup>3,7,12</sup> The semiconductor/dielectric interface is similarly sharp, highlighted by the perfect atomically sharp semiconductor surface as imaged by BF-STEM. Two distinct amorphous layers, which we identify as the SiO<sub>x</sub> and AlO<sub>x</sub> layers, appear on the dielectric side of the interface. We gain insights over the nature of the semiconductor/dielectric interface and of the dielectric stack by performing electron energy loss spectroscopy (EELS) (supplementary material). In Fig. 1(c), we show the semiquantitative concentration profiles using the Si-K (1839-2084 eV), Al-K (1560-1700 eV), O-L (532-660 eV), and Ge-L (1220-1400 eV) high energy edge. The Si (blue) and Ge (red) concentration profiles decrease together while the oxygen (green) signal is increasing. We deduce that oxidation of the Si<sub>0.7</sub>Ge<sub>0.3</sub> barrier with on top an amorphous Si-rich layer results in a sharp SiGe/SiO<sub>x</sub> semiconductor/ dielectric interface. This is confirmed by the minor Ge pileup on the semiconductor side of the interface, 27,28 which appears as a dark line in BF-STEM [Fig. 1(b)] and suggests that the top of the single crystalline Si<sub>0.7</sub>Ge<sub>0.3</sub> barrier has been oxidized and that Ge oxides at the interface are absent.<sup>29,30</sup> Furthermore, the Al signal (black line) rises after the Si signal from SiO<sub>x</sub> has trailed, indicating that the dielectric stack retains the two distinct SiO<sub>x</sub> and AlO<sub>x</sub> layers. In Fig. 1(d), we show the chemical mapping by EELS of Si (blue), SiO<sub>x</sub> (magenta), and AlO<sub>x</sub> (green) along and across the semiconductor/dielectric interface, together with the intensity profiles. To recognize differences between the different bonding states, we use the low-energy Si–L edge (96.3–100.8 eV) for the semiconductor phase and a shifted Si–L edge (101.4–107.1 eV) for the oxide phase, and Al–L (73.8–79.5 eV) for the oxide Al phase. The SiGe/SiO<sub>x</sub> interface is sharp throughout the image, whereas the SiO<sub>x</sub>/AlO<sub>x</sub> interface shows some interdiffusion. By fitting the intensity profiles with exponential functions, <sup>31</sup> we characterize the size of the interfaces with the leading (towards the surface) and trailing (from the surface) exponential slopes $\lambda_L$ and $\lambda_T$ . We find $\lambda_L^{\rm SiO_x} = (1.0 \pm 0.1)$ nm and $\lambda_T^{\rm SiO_x} = (0.8 \pm 0.1)$ nm. Conversely, we find $\lambda_L^{\rm SiO_x} = (1.9 \pm 0.1)$ nm and $\lambda_T^{\rm AIO_x} = (3.1 \pm 0.2)$ nm. Overall, the transition from epitaxial SiGe to amorphous SiO<sub>x</sub> interface is sharper than the transition between SiO<sub>x</sub> and AlO<sub>x</sub>, pointing to a degree of intermixing at the latter interface. We characterized the H-FETs by magnetotransport measurements at a temperature of 1.7 K and 190 mK (Ref. 32) in refrigerators equipped with cryo-multiplexers.<sup>33</sup> With this approach, we measure multiple devices from a wafer in the same cooldown. The devices are operated in accumulation mode in which electrons populate the undoped <sup>28</sup>Si quantum well by applying a positive DC gate voltage $(V_G)$ . We measure the longitudinal and transverse components of the resistivity tensor, $\rho_{xx}$ and $\rho_{xy}$ , by using standard four-probe lock-in techniques at fixed AC source-drain bias of 100 $\mu$ V. We calculate the longitudinal $\sigma_{xx}$ and transverse $\sigma_{xy}$ conductivity via tensor inversion. We measure electron density (n) and mobility $(\mu)$ with the classical Hall effect at low perpendicular magnetic field B. Figure 2(a) shows for a typical device the turn-on and pinch-off source-drain current $I_{SD}$ as a function of increasing and decreasing $V_G$ , respectively. Above a threshold voltage ( $V_G=350\,\mathrm{mV}$ ), the current starts flowing in the channel and increases monotonically. If the gate voltage is operated within the operational gate voltage range $\Delta V_G$ (red curve), $I_{SD}$ is stable and the threshold and pinch-off voltages overlap. At higher $V_G$ , $I_{SD}$ saturates due to charge build-up at the semiconductor/dielectric interface, triggering hysteresis and, consequently, a shift in pinch-off voltage. As shown in Fig. 2(b), if $V_G$ is swept within the operational gate voltage range, n increases linearly with $V_G$ up to $6\times10^{11}~\mathrm{cm}^{-2}$ . From the slope $\frac{dn}{dV_G}$ , we derive an effective capacitance per unit area $C\simeq205~\mathrm{nF/cm}^2$ using the relationship $C=e\frac{dn}{dV_G}$ . This capacitance characterizes the parallel-plate capacitor where the 2DEG in the $^{28}\mathrm{Si}$ quantum well and the metallic top gate are insulated by a SiGe/SiO<sub>x</sub>/AlO<sub>x</sub> dielectric stack. Figure 2(c) shows the density-dependent mobility measured in the same density range as in Fig. 2(b). In the low density regime ( $n \le 3 \times 10^{11}~{\rm cm}^{-2}$ ), the mobility rises steeply due to the increasing screening of Coulomb scattering from remote charged impurities located at the semiconductor/dielectric interface.<sup>34</sup> At higher density ( $n \ge 5 \times 10^{11}~{\rm cm}^{-2}$ ), the mobility approaches saturation at a value above $2.5 \times 10^5~{\rm cm}^2/{\rm V}$ s. This weaker density-dependence is typical of a high-quality 2DEG, where the maximum mobility is limited by short-range scattering from impurities within or near the quantum well $^{33,35,36}$ In Figs. 2(d)–2(f), we plot the distributions of the maximum electric field $(E_z^{\rm max})$ , the percolation density $(n_p)$ , and the mobility at high density for heterostructures terminated with an amorphous Si-rich layer (blue) and, as a benchmark, for heterostructures with an epitaxial Si cap (red). These three metrics are obtained from the analysis of measurements in Figs. 2(a)–2(c), repeated on multiple H-FETs on dies that are randomly selected from different locations across the 100 mm wafer. $E_z^{\rm max}$ , calculated as $C\Delta V_G/\epsilon_0\epsilon_r$ , where $\epsilon_r=11.68$ is the dielectric constant of Si, indicates the maximum electric field that we can apply to the quantum well in the H-FETs before hysteresis. Large $E_z^{\rm max}$ are desirable for device stability, increased tunability, and large valley splitting. <sup>12,14,37,38</sup> $n_p$ characterizes disorder in low density regime, relevant for quantum dot operation, and is obtained by fitting the density-dependent $\sigma_{xx}$ to percolation theory. <sup>39</sup> Finally, the mobility at high density is a probe for disorder arising from within or nearby the FIG. 2. (a) Source-drain current I<sub>SD</sub> measured at $T = 1.7 \,\mathrm{K}$ as a function of gate voltage $V_{\rm G}$ for a typical Hall bar heterostructure field effect transistor (H-FET). The operational gate voltage range $\Delta V_{\rm G}$ indicates the range over which an $I_{SD}$ - $V_G$ curve (red line) can be measured repeatedly without hysteresis and drift. (b) Density n as a function of gate voltage $V_G$ and (c) electron mobility $\mu$ as a function of n measured within the operational gate voltage range. (d)-(f) Distributions of maximum electric field applicable before hysteresis $E_z^{\text{max}}$ , percolation density $\eta_p$ , and $\mu$ measured at $n = 6 \times 10^{11}$ cm<sup>-</sup> for heterostructures terminated by a Si-rich amorphous layer obtained exposure to DCS at 500 °C (blue, 14 H-FETs measured) and for heterostructures with an epitaxial Si cap grown by exposure to DCS at 675 °C (red, 16 H-FETs measured). Quartile box plots, mode (horizontal line), means (diamonds), outliers (circles), and 99% confidence intervals of the mean (dashed whiskers) are shown. quantum well.<sup>34–36</sup> Overall, H-FETs perform better when the SiGe barrier is terminated with an amorphous Si-rich layer. We measure a 9% increase in mean $E_z^{\rm max}$ , 7% decrease in mean percolation density, and a 40% increase in mean mobility. Most importantly, we observe a reduction in the spread of $E_z^{\rm max}$ , $n_p$ , and $\mu$ of $\simeq 300\%$ , $\simeq 200\%$ , and $\simeq 30\%$ , respectively, pointing to an increased uniformity on a 100 mm wafer scale. We further characterize disorder in the <sup>28</sup>Si/SiGe heterostructure at 190 mK by measuring the single-particle relaxation time $\tau_q^{40}$ in the quantum Hall regime. From $\tau_q$ , we derive the quantum mobility $\mu_q = e\tau_q/m^*$ , where e is the elementary charge and $m^*$ is the effective mass, and the quantum level broadening of the momentum eigenstates $\Gamma = \hbar/2\tau_q$ , where $\hbar$ is the reduced Planck constant. $\mu_q$ , associated with $\tau_q$ , is influenced by all scattering events and is different from the mobility $\mu = e\tau_t/m^*$ , where the scattering time $\tau_t$ is unaffected by forward scattering. Therefore, $\tau_q$ and $\mu_q$ qualify the disorder in the heterostructure more comprehensively than $\tau_t$ and $\mu$ . Figure 3(a) shows for the H-FET with the highest mobility a measurement of $\rho_{xx}$ plotted for clarity against the Landau level filling factor $\nu=hn/eB$ , where h is the Plank constant. This measurement was performed at fixed density $n=4.75\times 10^{11}~{\rm cm}^{-2}$ by keeping $V_G$ constant and sweeping B. Onset of Shubnikov-de Haas oscillation, Zeeman splitting, and valley splitting occurs at 0.125, 0.43, and 1.15 T, respectively, corresponding to $\nu=152,\ 42,\ {\rm and}\ 17.$ The observation of Shubnikov-de Haas oscillations, Zeeman, and valley splitting at these high filling factors indicates a very low level of disorder. Figure 3(b) shows the normalized oscillation amplitude $\Delta\rho_{xx}/\rho_0=(\rho_{xx}-\rho_0)/\rho_0$ in the low magnetic field regime after polynomial background subtraction. $\rho_0\simeq 63\ \Omega/{\rm square}$ is the longitudinal resistivity at zero magnetic field from which we extract a mobility of $2.7\times 10^5\ {\rm cm}^2/{\rm V}\,{\rm s}$ . **FIG. 3.** (a) Longitudinal resistivity $\rho_{\rm xx}$ measured at T = 190 mK as a function of Landau level filling factor $\nu$ . These measurements are performed at fixed $n = 4.75 \times 10^{11} \,\mathrm{cm}^{-2}$ while sweeping the perpendicular magnetic field B. Spin and valley degenerate Landau levels correspond to $\nu = 4k$ (k = 1, 2, 3, ...), Zeeman split levels to $\nu = (4k - 2)$ , whereas valley split levels correspond to odd integer filling factors $\nu$ . Arrows indicate the filling factors at which Zeeman spin splitting and valley splitting are resolved. (b) Normalized resistivity oscillation amplitude (black curve) as a function of B after polynomial background subtraction. The arrow indicates the magnetic field at which Shubnikov-de Haas oscillations are resolved. The red dashed line is the theoretical fit of the oscillations envelope from which we extract $\tau_a$ . (c) Dingle plot (open circles) from the first twenty most resolved resistivity oscillation maxima and minima and theoretical curve (solid red line) computed using $\tau_q$ from the analysis in (b). (d)–(f) Distributions of $\tau_q$ , $\mu_q$ , $\Gamma$ , and Dingle ratio measured at $n=(5-6)\times 10^{11}~{\rm cm}^{-2}$ for heterostructures terminated by a Si-rich amorphous layer obtained exposure to DCS at 500 °C (blue, 5 H-FETs measured) and for heterostructures with an epitaxial Si cap grown by exposure to DCS at 675 °C (red, 7 H-FETs measured). Quartile box plots, mode (horizontal line), means (diamonds), outliers (circles), and 99% confidence intervals of the mean (dashed whiskers) are shown. We estimate $\tau_q=(7.4\pm0.1)$ ps from a fit of the Shubnikov-de Haas oscillation envelope to the function $\Delta\rho_{xx}=4\rho_0\chi(T)\exp{(-\pi/\omega_c\tau_q)},$ where $\chi(T)=(2\pi^2k_BT/\hbar\omega_c)/\sinh(2\pi^2k_BT/\hbar\omega_c).$ Here, T=190 mK, $k_B$ is the Boltzmann constant, and $\omega_c$ is the cyclotron frequency calculated using a fixed $m^*=0.19\,m_e.^{41.42}$ From $\tau_q$ , we derive $\mu_q=(6.8\pm0.1)\times10^4$ cm²/V s, $\Gamma=(44\pm1)\,\mu eV$ , and find a Dingle ratio $\tau_t/\tau_q\simeq3.8$ . The Dingle plot of Fig. 3(c) highlights the high number of oscillation maxima and minima used in the fitting procedure. In Figs. 3(d)-3(f), we plot the distributions for $\tau_q$ (and $\mu_q$ ), $\Gamma$ , and the Dingle ratio $\tau_t/\tau_q$ , measured in the high density regime $[n=(5-6)\times 10^{11}~{\rm cm}^{-2}]$ . As in Figs. 2(d)–2(f), we consider heterostructures terminated with an amorphous Si-rich layer (blue, 5 H-FETs measured) and heterostructures with an epitaxial Si cap (red, 7 H-FETs measured). Heterostructures with an amorphous Si-rich layer have a mean $\tau_q$ of $(8.1 \pm 0.5)$ ps and consequently a mean $\mu_q$ of $(7.5 \pm 0.6) \times 10^4$ cm<sup>2</sup>/V s and $\Gamma$ of $(40 \pm 3)$ $\mu$ eV, representing a $\simeq 2 \times$ improvement compared to heterostructures with an epitaxial Si cap. Consistent with the trend in Figs. 2(d)-2(f), we find a significant reduction in spread for $\tau_q$ (30%), and consequently for $\mu_q$ , $\Gamma$ . Furthermore, in heterostructures with an amorphous Si-rich layer, we find a mean Dingle ratio of $(2.3 \pm 0.2)$ . This mean value is $\simeq 300\%$ smaller and has an 80% reduction in spread compared to heterostructures with an epitaxial Si cap. This low value of the Dingle ratio indicates that short-range scattering from impurities within or near the quantum well is the dominant scattering mechanism,<sup>34</sup> in agreement with the analysis of the mobility-density curve. Scattering from remote impurities is reduced thanks to a better semiconductor/dielectric interface. Our mean value for $\tau_q$ in $^{28} \text{Si/SiGe}$ is also on par with the best value reported in Ref. 35 from H-FETs in Si/SiGe heterostructures featuring an epitaxial Si cap. However, in our samples, the semiconductor/dielectric interface is much closer to the channel (30 nm compared to 50 nm in Ref. 35). Therefore, this comparison confirms that scattering from remote impurities is limited in our devices as a consequence of a high-quality and uniform semiconductor/dielectric interface associated with the termination process at 500 °C. In summary, we challenged the mainstream approach to deposit an epitaxial Si cap on <sup>28</sup>Si/SiGe heterostructures and, instead, we terminated the SiGe barrier with an amorphous Si-rich layer, obtained by exposure to DCS at 500 °C. Compared to previous heterostructures that feature an epitaxial Si cap and that have already produced high performance spin qubits,<sup>3,7</sup> we demonstrate an improvement in performance of H-FETs in terms of mean value and spread of mobility, percolation density, maximum electric field before hysteresis, and single particle relaxation time (and hence quantum mobility). We speculate that performance improves because the amorphous Si-rich layer gets completely oxidized compared to the epitaxial Si cap (supplementary material), thereby creating a more uniform $SiO_x$ layer with less scattering centers. By having a better semiconductor/dielectric interface and wafer-scale uniformity, we expect that this material stack may lead to Si spin qubits with improved yield and performance. In this direction, charge noise measured in quantum dots on these heterostructures will be very informative as these measurements probe the dynamics of charge fluctuations that transport experiments are not very sensitive to. These results motivate new studies, for example, by varying the temperature and/or time of exposure to DCS to understand in detail the nature of the amorphous Si-rich layer on the SiGe barrier, the role of Cl and H upon oxidation in air, and to use this knowledge as a tool for further optimizing the semiconductor/dielectric interface. See the supplementary material for an extended Fig. 1 and measurements of the electron temperature. This research was supported by the European Union's Horizon 2020 research and innovation programme under the Grant Agreement No. 951852 (QLSI project) and in part by the Army Research Office (Grant No. W911NF-17-1-0274). The views and conclusions contained in this document are those of the authors and should not be interpreted as representing the official policies, either expressed or implied, of the Army Research Office (ARO), or the U.S. Government. The U.S. Government is authorized to reproduce and distribute reprints for Government purposes notwithstanding any copyright notation herein. ## AUTHOR DECLARATIONS Conflict of Interest The authors have no conflicts to disclose. ### DATA AVAILABILITY The data that support the findings of this study are available within the article and its supplementary material. ### **REFERENCES** - <sup>1</sup>L. M. K. Vandersypen, H. Bluhm, J. S. Clarke, A. S. Dzurak, R. Ishihara, A. Morello, D. J. Reilly, L. R. Schreiber, and M. Veldhorst, npj Quantum Inf. 3, 34 (2017). - <sup>2</sup>R. Li, L. Petit, D. P. Franke, J. P. Dehollain, J. Helsen, M. Steudtner, N. K. Thomas, Z. R. Yoscovits, K. J. Singh, S. Wehner, L. M. K. Vandersypen, J. S. Clarke, and M. Veldhorst, Sci. Adv. 4, eaar3960 (2018). - <sup>3</sup>X. Xue, M. Russ, N. Samkharadze, B. Undseth, A. Sammak, G. Scappucci, and L. M. Vandersypen, Nature **601**, 343 (2022). - <sup>4</sup>A. Noiri, K. Takeda, T. Nakajima, T. Kobayashi, A. Sammak, G. Scappucci, and S. Tarucha, Nature 601, 338 (2022). - <sup>5</sup>A. Mills, C. Guinn, M. Gullans, A. Sigillito, M. Feldman, E. Nielsen, and J. Petta, arXiv:2111.11937 (2021). - <sup>6</sup>P. Harvey-Collard, J. Dijkema, G. Zheng, A. Sammak, G. Scappucci, and L. M. K. Vandersypen, arXiv:2108.01206v1 (2021). - <sup>7</sup>X. Xue, B. Patra, J. P. van Dijk, N. Samkharadze, S. Subramanian, A. Corna, B. P. Wuetz, C. Jeon, F. Sheikh, E. Juarez-Hernandez *et al.*, Nature **593**, 205 (2021). - <sup>8</sup>W. Lawrie, H. Eenink, N. Hendrickx, J. Boter, L. Petit, S. Amitonov, M. Lodari, B. Paquelet Wuetz, C. Volk, S. Philips *et al.*, Appl. Phys. Lett. **116**, 080501 (2020). - <sup>9</sup>T. Thorbeck and N. M. Zimmerman, AIP Adv. 5, 087107 (2015). - <sup>10</sup>E. J. Connors, J. Nelson, H. Qiao, L. F. Edge, and J. M. Nichol, Phys. Rev. B 100, 165305 (2019). - <sup>11</sup>T. Struck, A. Hollmann, F. Schauer, O. Fedorets, A. Schmidbauer, K. Sawano, H. Riemann, N. V. Abrosimov, L. Cywinski, D. Bougeard, and L. R. Schreiber, npj Quantum Inf. 6, 40 (2020). - <sup>12</sup>B. Paquelet Wuetz, M. P. Losert, S. Koelling, L. E. Stehouwer, A.-M. J. Zwerver, S. G. Philips, M. T. Madzik, X. Xue, G. Zheng, M. Lodari et al., arXiv:2112.09606 (2021). - <sup>13</sup>E. H. Chen, K. Raach, A. Pan, A. A. Kiselev, E. Acuna, J. Z. Blumoff, T. Brecht, M. D. Choi, W. Ha, D. R. Hulbert, M. P. Jura, T. E. Keating, R. Noah, B. Sun, B. J. Thomas, M. G. Borselli, C. Jackson, M. T. Rakher, and R. S. Ross, Phys. Rev. Appl. 15, 044033 (2021). - <sup>14</sup>A. Hollmann, T. Struck, V. Langrock, A. Schmidbauer, F. Schauer, T. Leonhardt, K. Sawano, H. Riemann, N. V. Abrosimov, D. Bougeard, and L. R. Schreiber, Phys. Rev. Appl. 13, 034068 (2020). - <sup>15</sup>D. Sabbagh, N. Thomas, J. Torres, R. Pillarisetty, P. Amin, H. George, K. Singh, A. Budrevich, M. Robinson, D. Merrill, L. Ross, J. Roberts, L. Lampert, L. Massa, S. Amitonov, J. Boter, G. Droulers, H. Eenink, M. van Hezel, D. Donelson, M. Veldhorst, L. Vandersypen, J. Clarke, and G. Scappucci, Phys. Rev. Appl. 12, 014013 (2019). - <sup>16</sup>A typical secondary ions mass spectrometry of our heterostructures is reported in Fig. S13 of Ref. 12. The oxygen concentration in the <sup>28</sup>Si quantum well is $\simeq 4 \times 10^{17}$ cm<sup>-3</sup>. - <sup>17</sup>N. Samkharadze, G. Zheng, N. Kalhor, D. Brousse, A. Sammak, U. Mendes, A. Blais, G. Scappucci, and L. Vandersypen, Science 359, 1123 (2018). - <sup>18</sup>Q. Gao, C. C. Cheng, P. J. Chen, W. J. Choyke, and J. T. Yates, J. Chem. Phys. 98, 8308 (1993). - <sup>19</sup>L. Bolotov, P. Fons, H. Mimura, T. Sasaki, and N. Uchida, Appl. Surf. Sci. 570, 151135 (2021). - <sup>20</sup>J. M. Hartmann, F. Andrieu, D. Lafond, T. Ernst, Y. Bogumilowicz, V. Delaye, O. Weber, D. Rouchon, A. M. Papon, and N. Cherkashin, Mater. Sci. Eng.: B 154–155, 76 (2008). - <sup>21</sup>J. M. Hartmann, A. Abbadie, N. Cherkashin, H. Grampeix, and L. Clavelier, Semicond. Sci. Technol. 24, 055002 (2009). - <sup>22</sup>M. Bauer and S. Thomas, Thin Solid Films 518, S200 (2010). - <sup>23</sup>B. Vincent, R. Loo, W. Vandervorst, G. Brammertz, and M. Caymax, J. Cryst. Growth 312, 2671 (2010). - <sup>24</sup>B. Vincent, R. Loo, W. Vandervorst, J. Delmotte, B. Douhard, V. Valev, M. Vanbel, T. Verbiest, J. Rip, B. Brijs, T. Conard, C. Claypool, S. Takeuchi, S. Zaima, J. Mitard, B. De Jaeger, J. Dekoster, and M. Caymax, Solid-State Electron. 60, 116 (2011). - <sup>25</sup>J. M. Hartmann, V. Benevent, J. F. Damlencourt, and T. Billon, Thin Solid Films 520, 3185 (2012). - <sup>26</sup>J. Aubin, J. M. Hartmann, and V. Benevent, Thin Solid Films 602, 36–42 (2016). - <sup>27</sup>W. Liu, M.-A. Nicolet, H.-H. Park, B.-H. Koak, and J.-W. Lee, J. Appl. Phys. 78, 2631 (1995). - <sup>28</sup>E. Long, A. Azarov, F. Klłw, A. Galeckas, A. Y. Kuznetsov, and S. Diplas, J. Appl. Phys. 111, 024308 (2012). - <sup>29</sup>H. Liou, P. Mei, U. Gennser, and E. Yang, Appl. Phys. Lett. **59**, 1200 (1991). - <sup>30</sup>F. LeGoues, R. Rosenberg, T. Nguyen, F. Himpsel, and B. Meyerson, J. Appl. Phys. 65, 1724 (1989). - <sup>31</sup>E. Schubert, Semiconductors and Semimetals (Elsevier, 1994), Vol. 40, pp. 1–151. - pp. 1–151. $^{\bf 32}T=190~\rm mK$ is the electron temperature obtained by fitting Coulomb blockade peaks (supplementary material) measured on quantum dot devices. fabricated on a similar heterostructure. The electron temperature is higher than the temperature of 70 mK measured by a thermometer located on the mixing chamber of the dilution refrigerator. - <sup>33</sup>B. Paquelet Wuetz, P. L. Bavdaz, L. A. Yeoh, R. Schouten, H. van der Does, M. Tiggelman, D. Sabbagh, A. Sammak, C. G. Almudever, F. Sebastiano, J. S. Clarke, M. Veldhorst, and G. Scappucci, npj Quantum Inf. 6, 43 (2020). - <sup>34</sup>D. Monroe, Y. H. Xie, E. A. Fitzgerald, P. J. Silverman, and G. P. Watson, J. Vac. Sci. Technol., B 11, 1731 (1993). - 35X. Mi, T. Hazard, C. Payette, K. Wang, D. Zajac, J. Cady, and J. R. Petta, Phys. Rev. B 92, 035304 (2015). - <sup>36</sup>D. Laroche, S.-H. Huang, E. Nielsen, Y. Chuang, J.-Y. Li, C. W. Liu, and T. M. Lu, AIP Adv. 5, 107106 (2015). - <sup>37</sup>M. Friesen, S. Chutia, C. Tahan, and S. N. Coppersmith, Phys. Rev. B 75, 115318 (2007). - <sup>38</sup>B. Paquelet Wuetz, M. P. Losert, A. Tosato, M. Lodari, P. L. Bavdaz, L. Stehouwer, P. Amin, J. S. Clarke, S. N. Coppersmith, A. Sammak, M. Veldhorst, M. Friesen, and G. Scappucci, Phys. Rev. Lett. 125, 186801 (2020). - <sup>39</sup>L. A. Tracy, E. H. Hwang, K. Eng, G. A. Ten Eyck, E. P. Nordberg, K. Childs, M. S. Carroll, M. P. Lilly, and S. D. Sarma, *Phys. Rev. B* **79**, 235307 (2009). - 40S. Das Sarma and F. Stern, Phys. Rev. B 32, 8442 (1985). - <sup>41</sup>Q. Qian, J. Nakamura, S. Fallahi, G. C. Gardner, J. D. Watson, S. Lüscher, J. A. Folk, G. A. Csathy, and M. J. Manfra, Phys. Rev. B 96, 035309 (2017). - <sup>42</sup>P. Coleridge, Phys. Rev. B 44, 3793 (1991).