

**Delft University of Technology** 

## A Novel Printed-Lookup-Table-Based Programmable Printed Digital Circuit

Weller, Dennis D.; Erozan, Ahmet Turan; Rasheed, Farhan; Bishnoi, Rajendra; Aghassi-Hagmann, Jasmin; Tahoori, Mehdi B.

DOI 10.1109/TVLSI.2020.2980931

**Publication date** 2020

**Document Version** Final published version

Published in IEEE Transactions on Very Large Scale Integration (VLSI) Systems

**Citation (APA)** Weller, D. D., Erozan, A. T., Rasheed, F., Bishnoi, R., Aghassi-Hagmann, J., & Tahoori, M. B. (2020). A Novel Printed-Lookup-Table-Based Programmable Printed Digital Circuit. *IEEE Transactions on Very Large* Scale Integration (VLSI) Systems, 28(6), 1496-1504. https://doi.org/10.1109/TVLSI.2020.2980931

## Important note

To cite this publication, please use the final published version (if applicable). Please check the document version above.

Copyright

Other than for strictly personal use, it is not permitted to download, forward or distribute the text or part of it, without the consent of the author(s) and/or copyright holder(s), unless the work is under an open content license such as Creative Commons.

**Takedown policy** Please contact us and provide details if you believe this document breaches copyrights. We will remove access to the work immediately and investigate your claim.

# A Novel Printed-Lookup-Table-Based Programmable Printed Digital Circuit

Ahmet Turan Erozan<sup>®</sup>, Dennis D. Weller<sup>®</sup>, Farhan Rasheed<sup>®</sup>, Rajendra Bishnoi<sup>®</sup>, Jasmin Aghassi-Hagmann<sup>®</sup>, and Mehdi B. Tahoori, *Senior Member, IEEE* 

Abstract-Advances in printed electronics (PE) enables new applications, particularly in ultra-low-cost domains. However, achieving high-throughput printing processes and manufacturing yield is one of the major challenges in the large-scale integration of PE technology. In this article, we present a programmable printed circuit based on an efficient printed lookup table (pLUT) to address these challenges by combining the advantages of the high-throughput advanced printing and maskless point-ofuse final configuration printing. We propose a novel pLUT design which is more efficient in PE realization compared to existing LUT designs. The proposed pLUT design is simulated, fabricated, and programmed as different logic functions with inkjet printed conductive ink to prove that it can realize digital circuit functionality with the use of programmability features. The measurements show that the fabricated LUT design is operable at 1 V.

*Index Terms*—Electrolyte-gated transistor (EGT), emerging technologies, Internet of Things (IoT), lookup table (LUT), low power, printed electronics (PE), security, yield.

#### I. INTRODUCTION

**P**RINTED electronics (PE), as a complementary solution to the existing silicon-based technologies, has demonstrated tremendous potential in novel applications such as wearables, smart tags, and smart sensors requiring ultra-low-cost, ondemand fabrication, and mechanical flexibility [1]–[5]. Several PE transistor technologies have been proposed to implement functional circuits for PE applications [6], [7], [10]. However,

Manuscript received November 29, 2019; revised February 18, 2020; accepted March 5, 2020. Date of publication March 25, 2020; date of current version June 1, 2020. This work was supported in part by the Ministry of Science, Research and Arts of the State of Baden-Württemberg through the MERAGEM Doctoral Program. (*Corresponding author: Ahmet Turan Erozan.*)

Ahmet Turan Erozan, Dennis D. Weller, and Farhan Rasheed are with the Chair of Dependable Nano Computing, Karlsruhe Institute of Technology, 76131 Karlsruhe, Germany, and also with the Institute of Nanotechnology, Karlsruhe Institute of Technology, 76344 Karlsruhe, Germany (e-mail: ahmet.erozan@kit.edu; dennis.weller@kit.edu; farhan.rasheed@kit.edu).

Rajendra Bishnoi is with the Computer Engineering Laboratory, Delft University of Technology, 2600 AA Delft, The Netherlands (e-mail: r.k.bishnoi@tudelft.nl).

Jasmin Aghassi-Hagmann is with the Institute of Nanotechnology, Karlsruhe Institute of Technology, 76344 Eggenstein-Leopoldshafen, Germany, and also with the Electrical Engineering Department, Offenburg University of Applied Sciences, 77652 Offenburg, Germany (e-mail: jasmin.aghassi@kit.edu).

Mehdi B. Tahoori is with the Chair of Dependable Nano Computing, Karlsruhe Institute of Technology, 76131 Karlsruhe, Germany (e-mail: mehdi.tahoori@kit.edu).

Color versions of one or more of the figures in this article are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/TVLSI.2020.2980931

high-volume fabrication of PE circuits suffers from several challenges.

Several printing techniques are used to fabricate PE circuits. Some of the printing techniques such as inkjet printing are low cost which enables users for low-volume point-of-use fabrication. However, these techniques have low resolution, high variation, and low yield, making them inefficient for mass production. On the other hand, expensive advanced printing fabrication techniques such as roll-to-roll processes with imprint lithography [20] can achieve down to nanometer resolution, low variation and high yield, resulting in highperformance printed circuits [18]. However, since these techniques use expensive tools and high-resolution masks for each design, they do not provide low-cost and on-demand fabrication. Therefore, one or multiple printing processes can be used depending on the target application.

The low resolution, low throughput, and high variation of low-cost fabrication printing processes, material-related limitations, and full-custom design methodology result in lowperformance and low-yield PE circuits. Furthermore, lowcost but low-throughput fabrication printing processes such as inkjet printing that enables personalized fabrication are inconvenient for high-volume fabrication since it is incomparably slower than advanced fabrication processes for the mass production of printed circuits [18]. On the other hand, the advanced fabrication processes provide higher resolution and lower variation compared to low-cost fabrication processes resulting in better performance and higher yield in the exchange of expensive tools while restraining the ondemand and personalized fabrication.

The work in [19] presents a transistor level method utilizing functional transistors in a sea of transistors to improve the yield of printed circuits, but it requires a large amount of errorprone inkjet printing and transistor characterization effort to provide large-scale integration.

In this article, we propose the first one-time programmable printed lookup table (pLUT) design to implement virtually any printed digital circuits while addressing the aforementioned challenges. The pLUT can be fabricated using highthroughput advanced techniques in a production center to mitigate low performance and low yield, and to lower cost per printed circuit. Then, the pLUT can be programmed using printing conductive inks to corresponding connections based on user requirements using an inkjet printer so that users can realize any on-demand printed circuits with minimum effort.

1063-8210 © 2020 IEEE. Personal use is permitted, but republication/redistribution requires IEEE permission. See https://www.ieee.org/publications/rights/index.html for more information. In addition, the programmability feature of this approach can also be used to mitigate failures by bypassing defective components through rerouting. The suitability of the existing and the proposed LUT implementations to the proposed split manufacturing scheme is reviewed and compared in terms of area usage, worst case delay, and power consumption. The proposed pLUT implementation is simulated and fabricated using inorganic electrolyte-gated printed transistors, and programmed with inkjet printed conductive ink as XNOR, XOR, and AND gate to prove the programmability of the proposed design. The characterization results show that the fabricated pLUT operates at 1 V. Furthermore, the usage cases of the proposed pLUT for several purposes are discussed.

The summary of the contributions of the work is as follows.

- We propose the first one-time programmable pLUT design and compare it with existing LUTs in terms of area usage, worst case delay, and power consumption.
- We present the efficient scaling of pLUT and chip architecture for complex circuit implementations.
- We synthesize several benchmark circuits with pLUT cells and standard cells and present a comparison in terms of maximum frequency, area usage, and power consumption.
- We provide fabrication and characterization results of 2input pLUT (pLUT2), configured as AND, XOR, and XNOR gates.
- 5) We discuss the usage cases of the proposed design for yield improvement, performance improvement, and security solutions in PE.

The rest of this article is organized as follows. Section II introduces PE and technologies, while the proposed pLUT is presented in Section III. In Section IV, simulation and fabrication results are presented and discussed. Section V discusses the applications of proposed pLUT, and Section VI concludes this article.

#### II. BACKGROUND ON PE

PE is a complement to the existing technologies with its niche features of ultra-low-cost, disposability, mechanical flexibility, lightweight, large area, and on-demand/point-ofuse fabrication enabling novel applications such as dynamic newspapers, smart labels, smart cards, health care diagnosis devices, energy harvesters, and smart clothing [28].

Various additive printing processes are used to manufacture PE circuits instead of photolithography-based subtractive processes that are complex, expensive, and environmentally hazardous. These additive printing processes are screen printing, flexography printing, offset printing, gravure printing, and inkjet printing [28]. Several materials are printed on a flexible substrate to construct PE circuits. Depending on the application, one or multiple printing processes can be used. Some of these processes, such as inkjet printing, enable a highly demanding feature: point-of-use fabrication [28], [29].

Several printed transistors such as p-type organic-based thin-film transistors (OTFTs) [7], organic field-effect transistors (OFETs) [6], and inorganic oxide semiconductor-based n-type transistors [10] are proposed to build functional PE circuits. Therefore, within one technology, only one type of transistor is possible which leads to transistor–resistor digital circuits. To demonstrate proposed circuits, we have used inorganic-based electrolyte-gated FETs (EGFETs) since they provide high intrinsic mobility and require low supply voltage ( $\leq 1$  V) when combined with electrolyte gate dielectric since EGFETs have high gate capacitance [10], [27]. In addition, EGFET possesses optical transparency and thermal stability. However, the lack of well-performing p-type EGFETs results in the circuits designed with n-type EGFETs in a pull-down network and a resistor as a replacement of p-type EGFETs [10].

As explained above, the research directions on PE circuits are mostly focused on printed transistors as well as other circuit elements [6], [7], [10]. However, there are few printed circuits in literature, and existing circuits such as inverters, latches and ring oscillators (ROs) contains limited numbers of elements [8], [9], [13]–[17], [22], [23]. The large-scale integration of printed transistors suffer extremely from the low yield and low performance of low-cost manufacturing printing processes such as inkjet printing. In addition, the performance of a functional circuit may not be sufficient for target applications since, to the best of our knowledge, the reported highest operation frequency of a printed RO in [9] is 1300 Hz.

#### III. PROPOSED pLUT

This section explains the motivation, the analysis of the existing LUT circuits in the context of PE, and the proposed pLUT design. Furthermore, the scaling of the design is elaborated to realize the high-volume production of the printed digital circuits with minimum overhead.

#### A. Motivation

In the supply chain of PE applications, which are ultra-lowcost devices in many cases, functional customization by end users or other parties in the supply chain is needed. Therefore, enabling such customization through programmability is desired. In addition, due to high intrinsic variations in this technology, manufacturing yield could be very low, especially for low-cost printing processes. (One-time) Programmable circuits can help to bypass defects to provide correct functionality despite the low manufacturing yield of the initial printing process.

Moreover, due to large feature sizes and rather simple circuit structures, counterfeiting is rather easy in PE applications. PE applications, especially for the medical field, have to be protected against counterfeiting since counterfeited products may lead to severe problems. For instance, inaccurate or wrong functionality of a medical sensor may lead to wrong diagnosis [5], [33], [34]. Therefore, countermeasures such as hardware watermarking and camouflaging should be considered in the design and fabrication flow of such applications. These countermeasures can be efficiently implemented using (one-time) programmable constructs and circuits.

For all these reasons, it is desired to have a (one-time) programmable building blocks for this technology. LUTs are common blocks to build programmable circuits. One-time



Fig. 1. LG-based LUT. (a) LUT2 implementation. (b) LG-based multiplexer implementation.



Fig. 2. PT-based LUT.

programmable LUTs are of interest in this article because of their efficiency.

#### B. Existing LUT Designs

In silicon technologies and for field-programmable gate arrays (FPGAs), three different LUT designs have widely been used [21]. The LUT2 circuits are revised according to one-time inkjet printing programmability and resistor—transistor logic in EGFET technology.

1) Logic Gate (LG)-Based LUT: The baseline implementation of LUT is based on logic gates as shown in Fig. 1. It has two inputs (IN0, IN1), four configurations (CO–C3) which can be connected to either VDD or GND to configure its functionality, and three 2-input multiplexers which contain two NAND, two INV, and one NOR gates as shown in Fig. 1(b). The disadvantage of this design is the large area usage.

2) Pass Transistor (PT)-Based LUT: This implementation, shown in Fig. 2, consists of two inputs (IN0 and IN1), four configurations (C0–C3) which can be connected to either VDD or GND to configure its functionality, six pass transistors (nMOS) to form the multiplexer, and an inverter to strengthen the signal quality. The PT implementation of multiplexers saves the area greatly. However, the PTs degrade logic-1 signals. Therefore, an inverter (or a half-latch) is required to improve the quality of logic-1 signals.

*3) Transmission Gate (TG)-Based LUT:* This design replaces PTs with TGs to improve the signal quality at the expense of pMOS transistors. However, due to the high area usage and the constraint of resistor–transistor logic, this structure cannot be realized in EGFET technology.



Fig. 3. (a) Proposed 1-input pLUT (pLUT1) in which functionality is set using inkjet-printed conductive inks. (b) Illustration of pLUT1 programmability in table form (pad colors indicate corresponding configuration in table).



Fig. 4. (a) Proposed 2-input pLUT (pLUT2) containing multiplexer (MUX2). Crossbar is used to program LUT2 to desired functionality. (b) Proposed 3-input pLUT3.

### C. Proposed pLUT Circuit

The core of the proposed LUT implementation is pLUT1 which is shown in Fig. 3(a). The proposed pLUT1 contains an inverter and wires to realize any 1-input/1-output functionality by printing conducting inks between the corresponding node and the output. The pads of ground (GND), input (IN), the inverse of input ( $\overline{IN}$ ), or power supply (VDD) are placed close to the output pad of pLUT1 so that the output of pLUT1 can be easily connected to either GND, IN,  $\overline{IN}$ , or VDD using inkjet printed conductive inks to realize any functionality as illustrated in Fig. 3(b).

Using a pLUT1 and existing PT-based multiplexer (MUX2) consisting of an inverter and two PTs, N-input pLUT (pLUTN) can be constructed. Fig. 4(a) shows an LUT2 which is composed of a pLUT1, an MUX2, and an output inverter which improves the voltage level quality. A crossbar is used to connect pLUT1 signals to multiple intermediate outputs. As shown in Fig. 4(a), a pLUT1 and two intermediate outputs (OUT1 and OUT2) are used in the crossbar for LUT2 while for pLUTN, a pLUT1 and N intermediate outputs are used. Moreover, in this way, larger LUTs can be efficiently implemented as shown in Fig. 4(b). Therefore, the number of pLUT1 is constant for any input size LUT, which reduces complexity.



Fig. 5. Illustration of a programmable printed chip using *N*-input LUTs (LUTNs). Number of input, *N*, can be chosen based on requirements. Interconnections and I/O connections contains crossbars that are programmable and connects LUTNs and I/Os.

#### D. Overall System Architecture

The proposed pLUT implementation can be scaled to construct any LUT with pLUTN. Fig. 5 shows the system architecture of a programmable printed digital chip which is fabricated at the high-throughput fabrication center. I/O connections are to connect the input/output pad to pLUTNs and interconnections while pLUTNs are connected to each other through interconnections. I/O connections and interconnections are constructed using a crossbar so that the connectivity among pLUTNs and between pLUTNs and I/Os is programmed by inkjet printed conductive inks. Based on the placement and routing (P&R) of the hardware description language (HDL) design, the crossbars of I/O connections and interconnections are configured using inkjet printed conducting material inks (such as PEDOT:PSS) at the user site. It should be noted that the programmable circuit can be utilized in two ways. It can be some parts of a bigger PE design or complete programmable chip based on the usage scenario (see Section V).

#### E. Fabrication and Configuration Flow

The fabrication and configuration flow of pLUT-based programmable printed chip, to realize high volume and high throughput fabrication of PE circuits without sacrificing on-demand and point-of-use fabrication features, is illustrated in Fig. 6. In this flow, a programmable printed chip is fabricated using advanced high-throughput and high-yield fabrication techniques, which due to high costs, are only economical for high-volume production. In a subsequent step, end users are able to program it according to their specifications using low-cost processes such as inkjet printing. This way, the best of two worlds, high-throughput and high-yield fabrication as well as on-demand point-of-use customization, are achieved.

As illustrated in Fig. 6, the programmable printed chip is fabricated with advanced fabrication processes resulting in higher yield and better performance compared to low-cost fabrication processes (inkjet printing). At the point-of-use, the HDL (design.v) of the target design is synthesized using the standard cells used in the programmable printed chip (pLUT). The synthesized netlist (design\_with\_LUT.v)



Fig. 6. Fabrication and configuration flow of pLUT-based programmable printed chip. A programmable printed chip is fabricated in high volume at the fabrication center. At the user site, the target design HDL is synthesized and then placed and routed (P&R) according to programmable chip. Finally, the programmable chip is configured using inkjet printing at point-of-use.

is converted into placement and routing file (P&R file) that contains the configuration information (configuration of LUTs and interconnections). Finally, the customization of the programmable printed chip is configured into desired functionality by inkjet printing conductive inks according to the P&R file. Therefore, the complex circuits can be easily implemented without dealing with the yield and performance issues.

#### IV. EXPERIMENTAL RESULTS

In this section, we first provide a simulation-based analysis of the proposed pLUT and compare it with EGFET-based implementations of existing LUT designs. Afterward, we provide a fabrication-based evaluation of the proposed pLUT.

#### A. Simulation, Fabrication, and Characterization Setup

The simulation and measurement results presented in this section are based on the EGFETs which have the channel geometry of 200- $\mu$ m width and 80- $\mu$ m length, and the 100-k $\Omega$  resistors. We have employed the variation model of EGFET and process development kit presented in [11] and [12].

After the resistors, wires, and transistor electrodes are structured using laser ablation on a float glass substrate with 150-nm coated indium tin oxide (ITO), the substrates are cleaned with 2-propanol and acetone. The channel semiconductor material, indium oxide ( $In_2O_3$ ) precursor, is inkjet printed with Dimatix 2831 inkjet printer between drain and source electrodes. Then, the substrates are annealed at 400 °C for 2 h. In the next step, composite solid polymer electrolyte (CSPE) is inkjet printed on top of the channel to cover it. After the CSPE is dried at room temperature, PEDOT:PSS is inkjet printed on top of electrolytes to form top-gate structure. In order to program circuits, PEDOT:PSS is inkjet printed



Fig. 7. Description of EGFET technology. (a) Cross-sectional view of EGFET [10]. (b) Top view of EGFET [10]. (c) Fabrication process of EGFET. (d) Optical image of a fabricated EGFET device.

TABLE I Comparison of Various LUT2 Implementations in EGFET Technology in Terms of Area, Delay, Power, and Voltage Level Quality at 1 V

|                                        | LG-based | PT-based | pLUT   |
|----------------------------------------|----------|----------|--------|
| Area $(mm^2)$                          | 120      | 28.2     | 17.4   |
| Worst case<br>delay (ms)               | 13.3     | 2.8      | 2.7    |
| Average power<br>consumption $(\mu W)$ | 192.561  | 29.661   | 24.717 |
| Logic-1 level at output (V)            | 1        | 0.6      | 0.8    |

between the corresponding nodes. Fig. 7(a)–(c) shows the structure and the fabrication process of the EGFETs, and the optical image of a fabricated EGFET is shown in Fig. 7(d). It should be noted that the inkjet printed EGFET technology used in the fabrication of the proposed method is an emerging technology in which there are many challenges to be resolved for large-scale circuit fabrication. Moreover, due to our lab setup, we can only reliably fabricate and experimentally validate small-scale circuits. For this reason, we have only fabricated pLUT1 and pLUT2 to prove the concept.

The fabricated circuits are characterized and powered with Agilent 4156C semiconductor parameter analyzer and Yokogawa DL6104 digital oscilloscope. The input signals are generated with a Keithley 3390 arbitrary waveform generator. The measurements were carried out at room temperature and 70% relative humidity.

#### B. Simulation-Based Comparison of LUT Circuits

We have compared the EGFET-mapped LG-based, the PTbased, and the proposed pLUT implementations in terms of area, worst case delay, and average power consumption to strengthen different implementations. The comparison given in Table I is based on LUT2 implementation since it is the basic building block of the LUTs with more inputs. Moreover, the area, worst case delay, and average power consumption of various input-length LUTs (LUT1–LUT4) are shown in Fig. 8. The results show that LG-based LUTs have much larger area usage, delay, and power consumption although it has high reliability as it has no signal degradation effect. The proposed pLUTs are better than PT-based LUTs in terms of area and delay since it reduces the number of PT levels using pLUT1 in the first level. Moreover, since the number of pLUT1 used in the pLUTs remains one as explained before, the average power consumption and the area usage of the pLUTs are increasing slower than the PT-based LUTs resulting in lower power consumption and less area usage while the number of inputs of pLUTs increases. The area usage of the proposed pLUT is 27%, 61%, 60%, and 53% of the area usage of PT-based LUT for the number of input of 1, 2, 3, and 4, respectively.

#### C. Circuit Synthesis Results With pLUT2

We synthesized various combinational circuits from ISCAS'85 [24] and École Polytechnique Fédérale de Lausanne (EPFL) [25] benchmarks using the proposed pLUT2 cells and compared with custom synthesis using EGFET standard cells (NOT, NAND, and NOR gates). The results are given in Table II. Since the pLUT2 has more area usage, latency, and power consumption than standard gates, it is expected that the synthesis results are worse than custom implementation using standard cells. However, such overheads are justified due to programmability features. This is the same in siliconbased technologies where FPGA-based implementations have higher area, delay, and power consumptions compared to fullcustom application-specified integrated circuit (ASIC) implementations. Typically, for the implementation of complex Boolean functions such as XOR and XNOR, the pLUT2 is more efficient since only one pLUT2 cell is sufficient to realize these functions. For instance, c499, which is an XOR intensive circuit, has a higher maximum operating frequency  $(F_{\text{max}})$ , less area usage, and less power consumption compared to custom synthesis.

1501

TABLE II Comparison of Synthesis Results of Several ISCAS'85 and EPFL Benchmark Circuits With Standard Cells (not, nor, and nand gates) and Proposed pLUT2 Cell

|                | $F_{max}$ [Hz] |        | Area [cm <sup>2</sup> ] |        | Total Power [W] |         |           | Total Cells  |         |       |      |         |
|----------------|----------------|--------|-------------------------|--------|-----------------|---------|-----------|--------------|---------|-------|------|---------|
| Circuit        | Gates          | LUT2   | Diff                    | Gates  | LUT2            | Diff    | Gates     | LUT2         | Diff    | Gates | LUT2 | Diff    |
| c17            | 336.01         | 336.23 | 0.07%                   | 0.55   | 1.26            | 129.14% | 0.00067   | 0.000368306  | -45.03% | 9     | 8    | -11.11% |
| c432           | 43.19          | 39.84  | -7.76%                  | 11.07  | 21.94           | 98.10%  | 0.003674  | 0.003936444  | 7.15%   | 183   | 133  | -27.32% |
| c499           | 39.38          | 79.64  | 102.24%                 | 33.06  | 32.66           | -1.21%  | 0.016668  | 0.006743485  | -59.54% | 547   | 190  | -65.27% |
| c1908          | 28.98          | 55.27  | 90.72%                  | 29.02  | 37.32           | 28.60%  | 0.0110684 | 0.0012733049 | -88.50% | 475   | 216  | -54.53% |
| c2670          | 32.40          | 41.83  | 29.10%                  | 47.594 | 77.96           | 63.82%  | 0.0142332 | 0.004219984  | -70.35% | 824   | 609  | -26.09% |
| c7552          | 20.52          | 21.96  | 7.04%                   | 107.01 | 175.69          | 64.18%  | 0.02973   | 0.033540835  | 12.82%  | 1762  | 1146 | -34.96% |
| adder          | 4.48           | 4.41   | -1.57%                  | 78.47  | 191.81          | 144.43% | 0.015054  | 0.032469592  | 115.68% | 1274  | 1194 | -6.28%  |
| barrel shifter | 87.99          | 73.35  | -16.63%                 | 250.40 | 649.90          | 159.54% | 0.117369  | 0.149192     | 27.11%  | 3741  | 3742 | 0.03%   |
| max            | 2.07           | 1.87   | -9.67%                  | 222.35 | 504.91          | 127.08% | 0.033004  | 0.078386967  | 137.51% | 3643  | 3102 | -14.85% |
| sine           | 5.60           | 7.71   | 37.68%                  | 420.95 | 752.458         | 78.75%  | 0.086911  | 0.0237784098 | -72.64% | 6845  | 4651 | -32.05% |
| Average        |                |        | 23.12%                  |        |                 | 89.25%  |           | -            | 3.58%   |       |      | -27.24% |



Fig. 8. Comparison of various LUT implementations with different number of inputs in terms of area, delay, and power.



Fig. 9. Monte Carlo simulation and measurement of CLUT1 programmed as inverter  $(\overline{IN})$ .

The average improvement of the maximum frequency is 10.53% resulting from the efficient implementation of complex gates with the pLUT2 and the less delay overhead of the pLUT2. The average overhead of the area usage and the power consumption are 103.04% and 27.96% caused by the high area and power overhead of the pLUT2 compared to standard gates. Since the pLUT2 can implement complex Boolean functions with less number of cells, the average reduction of the number of cells is 22.82%.

#### D. Fabrication Results of Proposed pLUT

We have fabricated four pLUT1 and programmed them for four different configurations which are all-0 (GND), buffer (IN), inverter (IN), and all-1 (VDD) as shown in Fig. 3(a) and (b). Fig. 9 shows that the dc measurement of a pLUT1 programmed for inverter functionality matches with the range of simulation results extracted from 100 Monte Carlo samples using the EGFET variation model [11]. The other three functionality measurements of pLUT1 are also as expected.

We have also fabricated multiple pLUT2s to demonstrate the preliminary results of the programmability of the proposed design. One of the pLUT2 is programmed as XNOR gate, while others are programmed as XOR and AND gates to construct half-adder. The images of pLUT2 programmed as XOR and AND are shown in Fig. 10. The programmed pLUT2s are characterized to prove their functionality at 1 V. Fig. 11 shows the behavior of three programmed pLUT2s in all input conditions at the supply voltages of 1 V. The level of logic-1 at the output does not reach VDD due to the PTs and resistor-transistor logic, as the PTs reduce the voltage level by threshold voltage (Vth), and the logic-0 for the inverters controlling the PTs is slightly more than 0 V (GND) resulting in higher leakage current in disabled PTs. For instance, as shown in the waveform of pLUT2 programmed as XOR, the output levels for "01" and "10" input values are 0.55 and 0.8 V. For "01," the PT transmitting the signal reduces 1 V (VDD) by Vth, whose mean value for EGFETs is 0.2 V, and the other PT disabled by above 0-V signal leaks more current resulting in low logic-1 (0.55 V). To solve this problem, an inverter or a half-latch can be used to improve the logic-1 voltage level. Note that the fabrication results of the pLUT2 do not contain inverter/half-latch at the output.

Moreover, the average power consumption of the fabricated pLUT2 is 25.12  $\mu$ W while the worst case delay is 73.28 ms.







Fig. 11. Timing diagram of the fabricated programmable circuit. Left: LUT2 programmed as XNOR at 1 V. Middle: LUT2 programmed as AND at 1 V. Right: LUT2 programmed as AND at 1 V.

In addition, the area usage of a pLUT2 is 60 mm<sup>2</sup> which is higher than the area usage value given in Table I due to the test pads and exaggerated wire widths for the prototype.

#### V. PROGRAMMABLE COMPONENTS IN PE APPLICATIONS

The proposed programmable circuit can be utilized for different purposes. As explained before, since the yield of PE circuits fabricated with low-cost fabrication processes is low, the chip can be fabricated in an advanced production center resulting in high yield, and programmed using a low-cost and on-demand processes (e.g., inkjet printing). In addition, the failures can be mitigated bypassing defective parts of the circuit through rerouting. For instance, after the initial configuration is done, the defective parts are identified using digital testing methods. Then, these parts of the design are rerouted and configured into functional elements left in the neighborhood for this purpose. In this way, the yield can be improved while maintaining point-of-use functionality customization. This concept is similar to what has been done in the research direction of the defect and fault tolerance in FPGAs and reconfigurable computing in which several methods and defect-aware P&R have been proposed [35]-[37]. Moreover, in the context of high volume fabrication, this enables high throughput fabrication, which lowers the overall fabrication cost. Therefore, the proposed LUT-based printed digital circuit can be used to improve yield, performance, and fabrication throughput.

Another usage scenario of the proposed programmable circuit is that the end customers of the programmable circuit buy soft IPs (register transfer level (RTL) level) from a central IP provider, follow the fabrication and configuration flow in Fig. 6, to convert the IP into the configuration information of the chip, and then print the connections of programmable circuits in the point-of-use (user site). This allows the decentralized manufacturing of printed circuits. However, this scheme is vulnerable to IP piracy where one end customer share the IP with other unauthorized end customers. The countermeasure against IP piracy is hardware watermarking where IP owners introduce a watermark into their design at different levels to claim their ownership [30], [32]. In this scenario, the IP owner can constraint the IP at placement and routing level such that it uses certain different pLUTs in the chip for different end customers as a watermark, which allows tracing the source of IP piracy [31].

Last but not least, in the scenario where the entire design is manufactured in a fabrication center, the attacker can overproduce the circuit and sell it on the market or reverse engineer the design [26], [31]. To prevent this, the designer can use the programmable circuit to prevent this security threat using two separate manufacturing steps. At the fabrication center, programmable circuit is fabricated, and the configuration is implemented at point-of-use. Therefore, the fabrication center cannot overproduce or reverse engineer the design since there is no functionality implemented at this step, which will be performed by the designer at the point-of-use [31].

The above-mentioned security countermeasure is resulted from the intrinsic feature of programmable printed circuit and targets the attack performed at the production center. However, after the connections of the circuit are fabricated, one can buy the product, reverse engineer the design, and counterfeit it [26], [31]. Since the connections are optically visible, it is comparably easy to automatically reverse engineer design. To conceal the connections, a simple countermeasure is to fabricate a nonconductive ink, which looks optically similar to the conductive one, to other nodes. In this way, the connectivity information is optically camouflaged, which dramatically increases the reverse engineering effort of the attacker.

#### VI. CONCLUSION

In this article, we proposed a pLUT which was suitable to combine advanced high-throughput and high-yield fabrication processes and low-cost inkjet printing for ondemand customization to realize high-volume printed circuits while improving performance and yield without sacrificing on-demand point-of-use customization. The proposed pLUT has been fabricated, programmed with inkjet printing, and characterized. The results show that the proposed circuit is programmable to realize any digital functionality, and operates at 1 V. Moreover, we discussed the pLUT utilization for yield, performance, and security purposes.

#### References

- M. Kaltenbrunner *et al.*, "An ultra-lightweight design for imperceptible plastic electronics," *Nature*, vol. 499, no. 7459, pp. 458–463, Jul. 2013.
- [2] H. F. Castro *et al.*, "Degradation of all-inkjet-printed organic thinfilm transistors with TIPS-pentacene under processes applied in textile manufacturing," *Organic Electron.*, vol. 22, pp. 12–19, Jul. 2015.
- [3] L. Weiss Ferreira and C. Decker, "A survey on organic smart labels for the Internet-of-Things," in *Proc. 7th Int. Conf. Networked Sens. Syst.* (*INSS*), Jun. 2010, pp. 161–164.
- [4] J. S. Chang, A. F. Facchetti, and R. Reuss, "A circuits and systems perspective of organic/printed electronics: Review, challenges, and contemporary and emerging design approaches," *IEEE J. Emerg. Sel. Topics Circuits Syst.*, vol. 7, no. 1, pp. 7–26, Mar. 2017.
- [5] D. Kang, Y.-S. Kim, G. Ornelas, M. Sinha, K. Naidu, and T. Coleman, "Scalable microfabrication procedures for adhesive-integrated flexible and stretchable electronic sensors," *Sensors*, vol. 15, no. 9, pp. 23459–23476, 2015.
- [6] H. Sirringhaus, "25th anniversary article: Organic field-effect transistors: The path beyond amorphous silicon," *Adv. Mater.*, vol. 26, no. 9, pp. 1319–1335, Mar. 2014.
- [7] C. D. Dimitrakopoulos and P. R. L. Malenfant, "Organic thin film transistors for large area electronics," *Adv. Mater.*, vol. 14, no. 2, pp. 99–117, Jan. 2002.
- [8] G. Cadilha Marques *et al.*, "Digital power and performance analysis of inkjet-printed ring oscillators based on electrolyte-gated oxide electronics," *Appl. Phys. Lett.*, vol. 111, no. 10, Sep. 2017, Art. no. 102103.
- [9] F. Zare Bidoky *et al.*, "Sub-3 V ZnO electrolyte-gated transistors and circuits with screen-printed and photo-crosslinked ion gel gate dielectrics: New routes to improved performance," *Adv. Funct. Mater.*, May 2019, Art. no. 1902028.
- [10] G. Cadilha Marques, D. Weller, A. T. Erozan, X. Feng, M. Tahoori, and J. Aghassi-Hagmann, "Progress report on 'from printed electrolyte-gated metal-oxide devices to circuits," *Adv. Mater.*, vol. 31, no. 26, Jun. 2019, Art. no. 1806483.
- [11] F. Rasheed, M. Hefenbrock, M. Beigl, M. B. Tahoori, and J. Aghassi-Hagmann, "Variability modeling for printed inorganic electrolyte-gated transistors and circuits," *IEEE Trans. Electron Devices*, vol. 66, no. 1, pp. 146–152, Jan. 2019.
- [12] F. Rasheed, M. Hefenbrock, R. Bishnoi, M. BeigI, J. Aghassi-Hagmann, and M. B. Tahoori, "Predictive modeling and design automation of inorganic printed electronics," in *Proc. Design, Autom. Test Eur. Conf. Exhib. (DATE)*, Mar. 2019, pp. 30–35.
- [13] A. T. Erozan *et al.*, "Inkjet-printed EGFET-based physical unclonable function—Design, evaluation, and fabrication," *IEEE Trans. Very Large Scale Integr. (VLSI) Syst.*, vol. 26, no. 12, pp. 2935–2946, Dec. 2018.
- [14] A. T. Erozan, M. S. Golanbari, R. Bishnoi, J. Aghassi-Hagmann, and M. B. Tahoori, "Design and evaluation of physical unclonable function for inorganic printed electronics," in *Proc. 19th Int. Symp. Qual. Electron. Design (ISQED)*, Mar. 2018, pp. 419–424.
- [15] A. T. Erozan, G. Y. Wang, R. Bishnoi, J. Aghassi-Hagmann, and M. B. Tahoori, "A compact low-voltage true random number generator based on inkjet-printing technology," *IEEE Trans. Very Large Scale Integr. (VLSI) Syst.*, to be published.

- [16] A. T. Erozan, R. Bishnoi, J. Aghassi-Hagmann, and M. B. Tahoori, "Inkjet-printed true random number generator based on additive resistor tuning," in *Proc. Design, Autom. Test Eur. Conf. Exhib. (DATE)*, Mar. 2019, pp. 1361–1366.
- [17] D. Weller, G. Cadilha Marques, J. Aghassi-Hagmann, and M. B. Tahoori, "An inkjet-printed low-voltage latch based on inorganic electrolyte-gated transistors," *IEEE Electron Device Lett.*, vol. 39, no. 6, pp. 831–834, Jun. 2018.
- [18] P. Mei *et al.*, "Utilizing high resolution and reconfigurable patterns in combination with inkjet-printing to produce high performance circuits," *Appl. Phys. Lett.*, vol. 105, no. 12, Sep. 2014, Art. no. 123301.
- [19] J. Carrabina, M. Mashayekhi, J. PallarEs, and L. TerEs, "Inkjetconfigurable gate arrays (IGA)," *IEEE Trans. Emerg. Topics Comput.*, vol. 5, no. 2, pp. 238–246, Apr. 2017.
- [20] M. D. Austin and S. Y. Chou, "Fabrication of 70 nm channel length polymer organic thin-film transistors using nanoimprint lithography," *Appl. Phys. Lett.*, vol. 81, no. 23, pp. 4431–4433, Dec. 2002.
- [21] S. Kiamehr, A. Amouri, and M. B. Tahoori, "Investigation of NBTI and PBTI induced aging in different LUT implementations," in *Proc. Int. Conf. Field-Program. Technol.*, Dec. 2011, pp. 1–8.
  [22] F. D. Roose, H. Celiker, J. Genoe, W. Dehaene, and K. Myny,
- [22] F. D. Roose, H. Celiker, J. Genoe, W. Dehaene, and K. Myny, "Dual-gate self-aligned a-InGaZnO transistor model for flexible circuit applications," in *Proc. Design, Autom. Test Eur. Conf. Exhib. (DATE)*, Mar. 2019, pp. 25–29.
- [23] M. Fattori, I. A. Fijn, L. Hu, E. Cantatore, F. Torricelli, and M. Charbonneau, "Circuit design and design automation for printed electronics," in *Proc. Design, Autom. Test Eur. Conf. Exhib. (DATE)*, Mar. 2019, pp. 42–47.
- [24] F. Brglez, "A neural netlist of 10 combinational benchmark circuits," in *Proc. IEEE ISCAS, Special Session ATPG Fault Simulation*, 1985, pp. 151–158. [Online]. Available: https://ci.nii.ac.jp/ naid/10006748656/en/
- [25] L. Amarú, P.-E. Gaillardon, and G. De Micheli, "The EPFL combinational benchmark suite," in *Proc. 24th Int. Workshop Log. Synth. (IWLS)*, 2015. [Online]. Available: http://infoscience.epfl.ch/record/207551
- [26] A. T. Erozan, M. Hefenbrock, M. Beigl, J. Aghassi-Hagmann, and M. B. Tahoori, "Reverse engineering of printed electronics circuits: From imaging to netlist extraction," *IEEE Trans. Inf. Forensics Security*, vol. 15, pp. 475–486, 2020.
- [27] S. A. Singaraju *et al.*, "Development of fully printed electrolytegated oxide transistors using graphene passive structures," ACS Appl. Electron. Mater., vol. 1, no. 8, pp. 1538–1544, Aug. 2019, doi: 10.1021/acsaelm.9b00313.
- [28] P. Rosa, A. Câmara, and C. Gouveia, "The potential of printed electronics and personal fabrication in driving the Internet of Things," *Open J. Internet Things*, vol. 1, no. 1, pp. 16–36, 2015. [Online]. Available: http://nbn-resolving.de/urn:nbn:de:101:1-201704244933
- [29] V. Subramanian et al., "Printed electronics for low-cost electronic systems: Technology status and application development," in Proc. 34th Eur. Solid-State Circuits Conf., Sep. 2008, pp. 17–24.
- [30] A. T. Abdel-Hamid, S. Tahar, and E. M. Aboulhamid, "A survey on IP watermarking techniques," in *Design Automation for Embedded Systems*, vol. 9. Berlin, Germany: Springer-Verlag, 2004, p. 117.
- [31] M. Rostami, F. Koushanfar, and R. Karri, "A primer on hardware security: Models, methods, and metrics," *Proc. IEEE*, vol. 102, no. 8, pp. 1283–1295, Aug. 2014.
- [32] F. Koushanfar and G. Qu, "Hardware metering," in Proc. 38th Conf. Design Autom. (DAC), Jun. 2001, pp. 490–493.
- [33] G. Cui, S. J. Kim, S. H. Choi, H. Nam, G. S. Cha, and K.-J. Paeng, "A disposable amperometric sensor screen printed on a nitrocellulose strip: A glucose biosensor employing lead oxide as an interferenceremoving agent," *Anal. Chem.*, vol. 72, no. 8, pp. 1925–1929, Apr. 2000, doi: 10.1021/ac991213d.
- [34] C. Steiger, A. Abramson, P. Nadeau, A. P. Chandrakasan, R. Langer, and G. Traverso, "Ingestible electronics for diagnostics and therapy," *Nature Rev. Mater.*, vol. 4, no. 2, pp. 83–98, Feb. 2019.
- [35] G. H. Chapman and B. Dufort, "Using laser defect avoidance to build large-area FPGAs," *IEEE Design Test Comput.*, vol. 15, no. 4, pp. 75–81, Oct. 1998.
- [36] N. J. Howard, A. M. Tyrrell, and N. M. Allinson, "The yield enhancement of field-programmable gate arrays," *IEEE Trans. Very Large Scale Integr. (VLSI) Syst.*, vol. 2, no. 1, pp. 115–123, Mar. 1994.
- [37] J. Narasimham, K. Nakajima, C. S. Rim, and A. T. Dahbura, "Yield enhancement of programmable ASIC arrays by reconfiguration of circuit placements," *IEEE Trans. Comput.-Aided Design Integr.*, vol. 13, no. 8, pp. 976–986, Aug. 1994.



Ahmet Turan Erozan received the B.S. and M.S. degrees from Istanbul Technical University, Istanbul, Turkey, in 2013 and 2015, respectively. He is currently working toward the Ph.D. degree at the Chair of Dependable Nano Computing, Karlsruhe Institute of Technology, Karlsruhe, Germany.

He was a digital design engineer in industry for more than three years. His current research interests include resource-constrained hardware security, circuits and systems, and emerging technologies.



Jasmin Aghassi-Hagmann received the M.Sc. degree (Hons.) in physics from Aachen University (RWTH), Aachen, Germany, in 2003, and the Ph.D. degree from the Karlsruhe Institute of Technology (KIT), Karlsruhe, Germany, in 2007.

She has worked several years as a Research Engineer and the Manager at Infineon Technologies AG, Munich, Germany, and Intel Mobile Communications GmbH, Munich, before she joined KIT in 2012 as the Group Leader and was additionally appointed as a Full Professor of Electrical Engineer-

ing with the Offenburg University of Applied Sciences, Offenburg, Germany, in 2013.



**Dennis D. Weller** received the B.Sc. degree in electrical engineering and computer science and the M.S. degree in electrical engineering from the Karlsruhe Institute of Technology, Karlsruhe, Germany, in 2014 and 2016, respectively, where he is currently working toward the Ph.D. degree at the Chair of Dependable Nano Computing.

His current research interest includes the modeling, design, and fabrication of printable digital and analog systems.



Farhan Rasheed received the M.Sc. degree in nanoelectronic systems from Technische Universität Dresden, Dresden, Germany, in 2016. He is currently working toward the Ph.D. degree in process design kit development for printed electronics at the Chair of Dependable Nano Computing, Karlsruhe Institute of Technology, Karlsruhe, Germany.

His current research interests include device modeling, circuit design, physical design automation, and process design kit development.



**Rajendra Bishnoi** received the Ph.D. degree in computer science from the Karlsruhe Institute of Technology (KIT), Karlsruhe, Germany, in 2017.

From 2006 to 2012, he was a Design Engineer at Freescale, Noida, India, where he was a part of the Technical Solution Group, Noida, in memory and system-on-chip (SoC) flow. He was the Research Leader with the MRAM Group, Chair of Dependable Nano Computing, KIT, for more than two years. He is currently an Assistant Professor with the Computer Engineering Laboratory, Faculty of

Electrical Engineering, Mathematics and Computer Science, Delft University of Technology (TU-Delft), Delft, The Netherlands.

Dr. Bishnoi was a recipient of the EDAA Outstanding Dissertation Award in 2017.



Mehdi B. Tahoori (Senior Member, IEEE) received the B.S. degree in computer engineering from the Sharif University of Technology, Tehran, Iran, in 2000, and the M.S. and Ph.D. degrees in electrical engineering from Stanford University, Stanford, CA, USA, in 2002 and 2003, respectively.

From 2002 to 2003, he was a Research Scientist with the Fujitsu Laboratories of America, Sunnyvale, CA, USA, in the area of advanced computer aided research, engaged in reliability issues in deepsubmicrometer mixed signal very large-scale inte-

gration (VLSI) designs. In 2003, he was an Assistant Professor with the Department of Electrical and Computer Engineering, Northeastern University, Boston, MA, USA, where he became an Associate Professor in 2009. In 2015, he was a Visiting Professor with the VLSI Design and Education Center, University of Tokyo, Tokyo, Japan. He is currently a Full Professor and the Chair of Dependable Nano Computing, Department of Computer Science, Karlsruhe Institute of Technology, Karlsruhe, Germany. He has authored over 250 publications in major journals and conference proceedings on a wide range of topics from dependable computing and granted U.S. and European patents. His current research interests include resilient and secure system design, emerging nonvolatile memory technologies, and printed electronics.

Dr. Tahoori has served for the Organizing and Program Committee of various conferences and symposia in the areas of VLSI testing, reliability, and emerging nanotechnologies, including ITC, VTS, DAC, ICCAD, DATE, ETS, ICCD, ASP-DAC, GLSVLSI, and VLSI design. He has received a number of best paper nominations and awards at various conferences and journals, including ICCAD, TODAES, and FPL. He was a recipient of the National Science Foundation Early Faculty Development (CAREER) Award. He is the Program Chair of the 2018 IEEE VLSI Test Symposium, the General Chair of the 2019 IEEE European Test Symposium (ETS), and the Chair of the ACM SIGDA Technical Committee on Test and Reliability. He was an Associate Editor of ACM Journal of Emerging Technologies for Computing. He is also the Editor-in-Chief of Elsevier Microelectronic Reliability Journal, the Coordinating Editor for Springer Journal of Electronic Testing, and an Associate Editor for the IEEE Design and Test Magazine, VLSI Integration Journal, and IET Computers and Digital Techniques.