# HIGH EFFICIENCY, HIGHLY INTEGRATED DC-DC CONVERTER FOR 48V DATA CENTERS WITH STANDARD CMOS AND GAN DEVICES 

A thesis submitted to the Delft University of Technology in partial fulfillment of the requirements for the degree of

Master of Science in Electrical Engineering

## by

Yuan Hua<br>5227291

August 2022

Yuan Hua: High efficiency, highly integrated DC-DC converter for 48 V data centers with standard CMOS and GaN devices (2022)

The work in this thesis was made in the:

Supervisor: Dr. Sijun Du
Committee: Prof.dr.ir. Wouter A. Serdijn
Dr. Tomás Manzaneque

## ABSTRACT

This thesis presents a 48 V -to- 1 V 1o-level dual inductor hybrid converter (DIHC) containing 11 on-chip switches and an off-chip Gallium Nitride (GaN) switch. Thanks to the 10-level Dickson switched-capacitor (SC) circuit, most of the voltage stress will be taken over by off-chip capacitors, which reduces the voltage stress of each switch to 4.8 V and takes full advantage of the voltage pressure on the $5-\mathrm{V}$ on-chip transistors. This proposed structure is implemented in a $0.18-\mu \mathrm{m}$ BCD process to convert $48-\mathrm{V}$ input to 1-V output with up to 18-A current load. The post-layout simulations show that a peak power efficiency of $90.6 \%$ can be achieved at 5.2 -A loading and the power density is about $2093 \mathrm{~W} / \mathrm{in}^{3}$ considering the power stage volume.

This thesis also proposes a $48 \mathrm{~V} / 3 \mathrm{~V}$ multi-resonant DC-DC converter for data center applications, consisting of a $3 \Phi-$ SC stage and a 4 -to-1 series-parallel stage. Thanks to the multi-phase resonant operation mode, the converter uses fewer components to achieve the same voltage conversion ratio as the conventional two-phase SC converters, and can further improve the efficiency by realising soft-charging. This topology is simulated in cadence spectre, and achieves a peak efficiency of $96.94 \%$, and $95.0 \%$ full load efficiency at 30-A load.

Keywords: hybrid dc-dc converter, 10-level, 48V-to-1V, switched capacitor, GaN switch, 5-V on-chip, resonant, multi-phase, voltage conversion ratio, soft-charging

## ACKNOWLEDGEMENTS

Two years are about to pass, and my master study is coming to an end. Over the past two years, I have spent an extremely fulfilling and happy time in TU Delft. I really appreciate all things that have happened and everyone I have met.

The deepest gratitude goes to my supervisor Dr. Sijun Du for his guidance and advice on my thesis research. It is a great honor for me to be able to complete my thesis under his supervision. I want to express my gratitude for his patience and tolerance. In addition, I am also thankful to Prof.dr.ir. Wouter A. Serdijn and Dr. Tomás Manzaneque to be my committee.

Besides, I would like to thank my beloved friends. Thanks Qi Lu and Shuangmu Li for their help on my thesis project. Thanks Rui Gong and Zhiyu Chen for accompanying me and chatting with me on so many late nights. Thanks my princess Xiaowei Duan to bring me a lot of happiness.

Furthermore, I am extremely grateful to my families for their supports, not only financial support, but also mental support, especially my sister, who always inspires me to pursue my interests. She graduates this year as well. Here I would like to wish her a happy graduation.

Finally, I want to express a gratitude to myself. Thanks for having the courage to study abroad during the Covid period. Thanks for never giving up in the past two years. I appreciate every choice I made and every attempt I made. Success or failure, it has shaped who I am now. I wish I could continue to be enthusiastic and happy in the future.

Yuan Hua
August 2022, Delft

## CONTENTS

1 INTRODUCTION ..... I
1.1 Research background ..... I
1.2 Advantages of Gallium Nitride power device ..... 2
1.3 Analysis of prior-art DC-DC converter topologies for $48-\mathrm{V}$ data centers ..... 3
1.3.1 Prior arts for direct $48 \mathrm{~V} / 1 \mathrm{~V}$ architecture ..... 3
1.3.2 Prior arts for $3 \sim 6-V$ intermediate bus architecture ..... 11
1.4 Thesis objectives ..... 12
1.5 Thesis organization ..... 12
2 A DIRECT $48 V-T O-1 V$ DIHC WITH DELAY-LINE BASED V2D CONTROLLER ..... 13
2.1 Architecture ..... 13
2.1.1 Basic Buck converter ..... 13
2.1.2 The proposed 1o-level DIHC ..... 15
2.1.3 Compensation strategy ..... 19
2.1.4 Overall architecture ..... 23
2.2 Circuit design ..... 23
2.2.1 On-chip high-side switch ..... 23
2.2.2 Bootstrap circuit ..... 24
2.2.3 Level shifter ..... 27
2.2.4 Feedback loop controller ..... 29
2.2.5 VDD supply selector ..... 32
2.3 Simulation Results ..... 34
3 TOPOLOGY OF A $48 \mathrm{~V} / 3 \mathrm{~V}$ MULTI-RESONANT DC-DC CONVERTER ..... 38
3.1 Architecture ..... 38
3.2 Design ..... 42
3.2.1 Resonant inductor current ..... 42
3.2.2 Capacitor values ..... 43
3.2.3 Output impedance ..... 43
3.2.4 Parameters design ..... 45
3.3 Simulation results ..... 46
4 FUTURE WORK ..... 50
4.1 Future work for the 1o-level DIHC converter ..... 50
4.2 Future work for the $48 \mathrm{~V} / 3 \mathrm{~V}$ multi-resonant DC-DC converter ..... 50
5 CONCLUSIONS ..... 51
6 LIST OF PUBLICATIONS ..... 52

## LIST OF FIGURES

Figure $1.1 \quad$ Data center power delivery architecture. ..... 1
Figure 1.2 Comparison of GaN device with Silicon (Si) device [31] ..... 3
Figure 1.3 Generic N-level flying capacitor multilevel (FCML) converter [27] ..... 3
Figure $1.4 \quad$ 5-level FCML converter ..... 4
Figure 1.5 Operation states of 5 -level FCML converter ..... 4
Figure 1.6 4-to-1 Dickson SC converter ..... 7
Figure $1.7 \quad$ Operation states of 4-to-1 Dickson SC converter ..... 8
Figure 2.1 Basic buck converter and its switching node voltage ..... 13
Figure 2.2 The proposed 10 -level DIHC and its operation waveform ..... 15
Figure $2.3 \quad$ Operation states of the proposed structure. ..... 16
Figure $2.4 \quad$ Equivalent model of the proposed 10 -level DIHC ..... 19
Figure 2.5 Bode diagram of the transfer function ..... 20
Figure 2.6 Type-III A compensator for operational transconductance am- plifier (OTA) and its bode ..... 21
Figure $2.7 \quad$ Bode diagram compensation principle ..... 22
Figure 2.8 The bode diagram before and after compensation ..... 22
Figure $2.9 \quad$ Overall architecture of the 1o-level DIHC ..... 23
Figure 2.10 Stacking of two 5-V transistors ..... 24
Figure 2.11 Schematic of bootstrap circuit for $S W_{1}$ and $S W_{2}$ ..... 25
Figure 2.12 Operation results of bootstrap circuit for $S W_{2}$ ..... 26
Figure 2.13 Schematic of bootstrap circuit for $S W_{3}$ and $S W_{10}$ ..... 26
Figure 2.14 Operation results of bootstrap circuit for $\mathrm{SW}_{3}$ ..... 26
Figure 2.15 Schematic of a dual level shfiter (DLS) ..... 27
Figure 2.16 Timing waeforms of DLS ..... 27
Figure $2.17 \quad \frac{\mathrm{~d} V_{S W}}{\mathrm{~d} t}$ issues ..... 28
Figure 2.18 Buck converter with ramp-comparator based voltage-to-dutycycle (V2D) controller ..... 29
Figure 2.19 Delay line based V2D controller ..... 29
Figure 2.20 Schematic and timing diagram of the V2D cell ..... 30
Figure 2.21 Duty cycle plots of the V2D controller ..... 31
Figure 2.22 Schematic and timing diagram of the two-phase generator ..... 31
Figure 2.23 Schematic and timing diagram of the dead time control circuit . ..... 32
Figure 2.24 Block diagram of the proposed VDD supply selecting circuit ..... 32
Figure 2.25 Overall operation of the proposed VDD supply selecting circuit ..... 33
Figure 2.26 Duty cycle with VDD ..... 33
Figure 2.27 Layout of the proposed converter with an area of $3.8 \mathrm{~mm} \times 5.9 \mathrm{~mm}$ ..... 34
Figure 2.28 Simulated waveform of switching nodes of NMOS switches during power-on and steady-stage operations. ..... 34
Figure 2.29 Simulated power efficiency ..... 35
Figure 2.30 Inductor current and output voltage at the optimum load ..... 35
Figure 2.31 Simulated load transient responses between o and optimum load with $C_{\text {out }}=47 \mu \mathrm{~F} \times 2$ ..... 36
Figure 2.32 Estimated loss breakdown at the optimum load ..... 36
Figure 3.1 Topology of the proposed $48 \mathrm{~V} / 3 \mathrm{~V}$ multi-resonant DC-DC con- verter ..... 38
Figure 3.2 Current waveforms and control signals of the proposed converter ..... 39
Figure 3.3 Operation phases of the proposed 16-to-1 SC DC-DC converter . ..... 40
Figure 3.4 Redistribution loss of connecting a voltage source to a capacitor and connecting two capacitors. ..... 41
Figure 3.5 Equivalent model for any phase of a resonant converter ..... 44
Figure 3.6 Simulated key voltages and currents of the proposed converter ..... 48
Figure $3.7 \quad$ Simulated load transient responses between o and maximum load ..... 48
Figure 3.8 Simulated power efficiency ..... 49
Figure 3.9 Simultaed output voltage versus the load current ..... 49

## LIST OF TABLES

Table 2.1 Comparison with the previous work ..... 37
Table 3.1 Ideal voltage stress of the switches in the proposed converter ..... 45
Table 3.2 Component parameters ..... 47
Table 3.3 Comparison of this work and the previous work ..... 49

## ACRONYMS

DIHC dual inductor hybrid converter ..... iii
GaN Gallium Nitride ..... iii
Si Silicon ..... vi
SC switched-capacitor ..... iii
FoM figure of merit ..... 14
FCML flying capacitor multilevel ..... vi
V2D voltage-to-dutycycle ..... vi
DCR DC resistance ..... 6
ESR equivalent series resistance ..... 13
CCM continuous conduction mode ..... 16
OTA operational transconductance amplifier ..... vi
PWM pulse-width modulation ..... 23
DLS dual level shfiter ..... vi
PT pulse-triggered ..... 27
LT level-triggered ..... 27
LV low-voltage ..... 18
HV high-voltage ..... 18
VCM Voltage control mode ..... 29
LDO low-dropout linear regulator ..... 32
KVL Kirchhoff's Voltage Law ..... 42
KCL Kirchhoff's Current Law ..... 42
RMS root mean square ..... 14

## INTRODUCTION

### 1.1 RESEARCH BACKGROUND

With the rapid development of the new generation of information and communication technologies such as the Internet, cloud computing, big data and artificial intelligence, all kinds of data are showing explosive growth. As the main storage and computing entity for massive data, the data center is expanding in scale, and the resulting energy consumption is also increasing. Estimated by the International Energy Agency, data centers consume $1 \%$ of the global energy and by $2025,1 / 5$ of world's electricity will be used by data centers [1].

(c)

Figure 1.1: Data center power architecture [13]. (a) $12-\mathrm{V}$ intermediate bus architecture. (b) 3~6-V intermediate bus architecture. (c) Direct 48V-to-1V architecture.

Over last 20 years, $12-\mathrm{V}$ intermediate bus architecture has been widely used in data centers, consisting of one $48 \mathrm{~V} / 12 \mathrm{~V}$ converter and one $12 \mathrm{~V} / 1 \mathrm{~V}$ converter, shown in Fig.1.1a. However according to current study [32], when both the two stages are taken into account, a lower intermediate bus voltage could offer superior overall efficiency (Fig.1.1b). To reduce the distribution loss on the $12-\mathrm{V}$ power bus, the direct 48 V -to1 V architecture has been proposed (Fig.1.1c). Compared to the conventional $12 \mathrm{~V} / 1 \mathrm{~V}$ converter, the direct $48 \mathrm{~V} / 1 \mathrm{~V}$ converter can reduce the distribution loss $\left(I^{2} R\right)$ by 16 times [13].

However, for high voltage converters, achieving high efficiency and high power density has always been a nontrivial task, due to two key challenges [13].

- Extremely short on-time. For half-bridge buck converter, on-time can be calculated as:

$$
\begin{equation*}
t_{\text {on }}=V_{\text {out }} /\left(V_{\text {in }} * f_{s w}\right) \tag{1.1}
\end{equation*}
$$

The accuracy of on-time is affected by $t_{o n}$ and $t_{o f f}$ of the power switches, the driver delay, the deadtime to avoid simultaneous conduction in both high-side and low-side switches, and elements delay in the feedback loop. The on-time can be as low as tens of nanoseconds with high input voltage and high switching frequency, making it susceptible to any delay mentioned above. Besides, the high voltage difference between the input and the output of the converter translates into high voltage stress on the power switches. Bulkier power devices have to be used, further increasing those delays. To keep enough on-time, it is necessary to utilize a low frequency. But using low frequency will necessitate larger passive components, which will increase system volume and decrease power density [34].

- Increased power losses. Switching loss scales with the input voltage.


### 1.2 ADVANTAGES OF GALLIUM NITRIDE POWER DEVICE

In traditional circuits, the design of power converters heavily relies on si power devices. Such devices, however, are limited in their ability to operate efficiently when operating at high switching frequency and high voltage due to large conduction loss and switching loss. Besides, the issue of heat generation has also grown more serious as circuits become increasingly integrated [3].

As an emerging semiconductor material, GaN has the characteristics of wide bandgap, high saturation velocity, large breakdown field, high mobility, and stable chemical properties [18].

Fig.1.2 contrasts power electronic devices made of GaN materials with traditional Si devices. It can be seen that GaN devices features low on-resistance and low gate charge. This can result in low conduction and switching losses.


Figure 1.2: Comparison of GaN device with Si device [31]

### 1.3 ANALYSIS OF PRIOR-ART DC-DC CONVERTER TOPOLOGIES FOR 48-V DATA CENTERS

### 1.3.1 Prior arts for direct $48 \mathrm{~V} / 1 \mathrm{~V}$ architecture

The most widely used topology for direct $48 \mathrm{~V} / 1 \mathrm{~V}$ architecture is SC based hybrid converter, which merges a SC stage with an inductive load to achieve both high power density and soft switching [27]. In this subsection, two hybrid SC converter topologies: FCML converter and hybrid Dickson SC converter are described. A quantitative comparison between them and the basic buck converter is made to show that the hybrid converters have the potential to reduce the volume of passive components.

Flying capacitor multilevel converter


Figure 1.3: Generic N-level FCML converter [27]

Fig.1.3 shows a generic N-level FCML converter presented in [27]. 2( $N-1$ ) switches and $(N-2)$ flying capacitors are needed. Each pair of switches turn on and off with a $\frac{360^{\circ}}{N-1}$ phase shift and the voltage stress of each switch is $\frac{V_{i n}}{N-1}[37] .(N-1)$ times the switching frequency of switches is obtained for the switching node frequency. Thanks to the conversion ratio of the SC stage and the increase of the effective switching frequency, the size of the passive components can be significantly reduced. An example five-level FCML converter is drawn in Fig.1.4 with its operation states shown in Fig.1.5. A typical switching sequence is $1 \mathrm{a}-\mathrm{o}-1 \mathrm{~b}-\mathrm{o}-1 \mathrm{c}-\mathrm{O}-1 \mathrm{~d}-\mathrm{o}-1 \mathrm{a}$.


Figure 1.4: 5-level FCML converter


Figure 1.5: Operation states of 5-level FCML converter
The following is a quantitative comparison of the FCML converter with the buck converter [20]:

1) Determine the required switch conductance to maintain the same conduction losses:

An N-level FCML converter always has $(N-1)$ switches conducting in each state, while a buck converter always has one switch on. Thus, in order to have the same conduction loss, the relationship of the switch conductance between FCML converter and buck converter is stated as:

$$
\begin{equation*}
\frac{G_{F C M L}}{G_{b u c k}}=N-1 \tag{1.2}
\end{equation*}
$$

where $G_{F C M L}$ and $G_{b u c k}$ are the switch conductance of FCML converter and buck converter, respectively.
2) Establish the switching frequency to have the same switching losses among all converters:

Assuming the same switch technology, switching loss is roughly proportional to the switch's $G V^{2}$ product, where $G$ is the conductance and $V$ is the switch blocking voltage. Thus, to achieve the same switching loss:

$$
\begin{align*}
& \sum\left(G V^{2}\right)_{F C M L} \times f_{F C M L}=\sum\left(G V^{2}\right)_{\text {buck }} \times f_{\text {buck }}  \tag{1.3}\\
& \frac{f_{\text {buck }}}{f_{F C M L}}=\frac{G_{F C M L}}{G_{b u c k}} \times \frac{2(N-1) \times\left(\frac{1}{N-1} V_{\text {in }}\right)^{2}}{2 \times V_{\text {in }}^{2}}=1 \tag{1.4}
\end{align*}
$$

Same switching frequency as the basic buck converter can be used to achieve equal conduction and switching loss.
3) Determine the inductance value:

The inductance value is often determined by the inductor current ripple. Smaller inductance is made possible by larger ripple, but the trade-off is higher core loss and ac conduction loss. The calculation of inductor value of both buck converter and FCML converter is given in Eq.1. 5 and Eq.1.6, respectively.

$$
\begin{gather*}
L_{\text {buck }}=\frac{\left(1-\frac{V_{\text {out }}}{V_{\text {in }}}\right) V_{\text {out }}}{\Delta I_{L} f_{\text {buck }}}  \tag{1.5}\\
L_{F C M L}=\frac{\left(1-\frac{V_{\text {out }}(N-1)}{V_{\text {in }}}\right) V_{\text {out }}}{\Delta I_{L} f_{F C M L}(N-1)} \tag{1.6}
\end{gather*}
$$

Thus,

$$
\begin{equation*}
\frac{L_{F C M L}}{L_{\text {buck }}}=\frac{\left(1-\frac{V_{\text {out }}(N-1)}{V_{\text {in }}}\right)}{1-\frac{V_{\text {out }}}{V_{\text {in }}}} \frac{1}{N-1} \tag{1.7}
\end{equation*}
$$

The first term on the right side of Eq.1.7 is due to the fact that the duty ratio of FCML converter is $(N-1)$ times larger than that of the buck converter, while the second term is because of the $(N-1)$ times switching frequency seen by the inductor of FCML converter. Observed from Eq.1.7, a significantly reduced inductance is needed by using FCML topology.

Energy stored in the inductor can be calculated as:

$$
\begin{align*}
E_{L, F C M L} & =\frac{1}{2} L_{F C M L} I_{L}^{2} \\
& =\frac{1}{2}\left(1-\frac{V_{\text {out }}(N-1)}{V_{\text {in }}}\right) \frac{P_{\text {out }}}{\alpha_{I}(N-1) f_{F C M L}} \tag{1.8}
\end{align*}
$$

where, $\alpha_{I}$ represents the current ripple factor. Since the buck converter and FCML converter see equal inductor current, the energy ratio is the same as the inductance ratio, given in Eq.1.9.

$$
\begin{equation*}
\frac{E_{L, F C M L}}{E_{L, \text { buck }}}=\frac{L_{F C M L}}{L_{\text {buck }}} \tag{1.9}
\end{equation*}
$$

Neglecting core loss and ac loss, same inductor DC conduction loss can be achieved by selecting same inductor DC resistance (DCR).
4) Determine the flying capacitance value:

For FCML converter, the voltage rating of the flying capacitors is given by:

$$
\begin{equation*}
V_{C, i}=\frac{i}{N-1} V_{i n} \tag{1.10}
\end{equation*}
$$

where, $V_{C, i}$ is the voltage rating of i -th capacitor. Assuming equal value $C$ for all flying capacitors, thus, the energy stored in all flying capacitors can be obtained as:

$$
\begin{align*}
E_{C, F C M L} & =\frac{1}{2} \sum_{i}^{m} C_{i} V_{C, i}^{2} \\
& =\frac{(N-2)(2 N-3)}{12(N-1)} C V_{i n}^{2} \tag{1.11}
\end{align*}
$$

Similar to the inductor, the capacitance value is often determined by the capacitor voltage ripple. Smaller capacitance is made possible by larger ripple, but the tradeoff is higher voltage rating of capacitors and switches. Here, the capacitor ripple is selected to be a portion of minimum capacitor voltage rating, given as Eq.1.12.

$$
\begin{equation*}
\Delta V_{C}=\alpha_{V} \frac{V_{i n}}{N-1} \tag{1.12}
\end{equation*}
$$

where, $\alpha_{V}$ represents the voltage ripple factor. Thus, the capacitance value can be calculated:

$$
\begin{align*}
C & =\frac{\Delta Q_{C}}{\Delta V_{C}} \\
& =\frac{(N-1) V_{\text {out }} I_{\text {out }}}{\alpha_{V} V_{\text {in }}^{2} f_{F C M L}} \tag{1.13}
\end{align*}
$$

Substituting Eq.1.13 into Eq.1.11, flying capacitor energy can be obtained:

$$
\begin{equation*}
E_{C, F C M L}=\frac{(N-2)(2 N-3)}{12} \frac{P_{\text {out }}}{\alpha_{V} f_{F C M L}} \tag{1.14}
\end{equation*}
$$

5) Derive a volume metric by combining the inductance and capacitance:

To get the volume metric, $\rho_{E, L}$ and $\rho_{E, C}$ are introduced, which represent the energy density of inductors and capacitors, respectively. Thus, the volume ratio between FCML converter and buck converter can be obtained as:

$$
\begin{align*}
\frac{V_{\text {tot }, F C M L}}{V_{\text {tot }, \text { buck }}} & =\frac{\left(\frac{E_{L}}{\rho_{E, L}}+\frac{E_{C}}{\rho_{E, C}}\right)_{F C M L}}{\left(\frac{E_{L}}{\rho_{E, L}}\right)_{\text {buck }}}  \tag{1.15}\\
& =\frac{E_{L, F C M L}}{E_{L, b u c k}}\left(1+\frac{E_{C, F C M L}}{E_{L, F C M L}} \frac{\rho_{E, L}}{\rho_{E, C}}\right)
\end{align*}
$$

where,

$$
\begin{equation*}
\frac{E_{C, F C M L}}{E_{L, F C M L}}=\frac{(N-1)(N-2)(2 N-3)}{6\left(1-\frac{V_{\text {out }}(N-1)}{V_{\text {in }}}\right)} \times \frac{\alpha_{I}}{\alpha_{V}} \tag{1.16}
\end{equation*}
$$

Observed from Eq.1.15, properly choosing the $\rho_{E, L}, \rho_{E, C}, \alpha_{I}$ and $\alpha_{V}$, at a lower number of levels, the flying capacitor volumes do not contribute too much to the total volume.

However, this topology has a key challenge of flying capacitor voltage balance. In [27], current limit control is proposed to stabilise the voltage of the flying capacitor. A peak efficiency of $85 \%$ can be achieved for a $48 \mathrm{~V} / 2 \mathrm{~V}$ converter. Besides, high conduction loss in the FCML converter due to multi switches in series limits its output current [13]. To reduce the conduction loss, the size of the power switches needs to be increased.

## Hybrid Dickson SC converter

To efficiently utilize the switches, the hybrid Dickson SC converter is proposed. For an N-to-1 hybrid Dickson converter, $(N+4)$ switches and $(N-1)$ capacitors are needed. Fig.1. 6 shows the schematic of a four-to-one Dickson topology ( $M=5$ levels) example, with its operation states shown in Fig.1.7. A typical switching sequence is 1a-o-1b-o-1а.


Figure 1.6: 4-to-1 Dickson SC converter


Figure 1.7: Operation states of 4-to-1 Dickson SC converter

A quantitative comparison of hybrid Dickson SC converter against the buck converter is made as follows [20]:

1) Required switch conductance to have same conduction loss:

Different from FCML converter, there are multiple branches conducting currents in each states. For an N-to-1 hybrid Dickson converter, the conduction loss is given as:

$$
\begin{align*}
P_{\text {cond }} & =D\left(\frac{2}{N} I_{r m s}\right)^{2} \sum_{i}^{N} R_{i}+\left[D I_{r m s}^{2}+\left(\frac{1}{2} I_{r m s}\right)^{2}(1-2 D)\right]\left(R_{N+1}+R_{N+3}\right)  \tag{1.17}\\
& \left.+\left[\left(\frac{N}{2}-1\right) \frac{2}{N} I_{r m s}\right)^{2} D+\left(\frac{1}{2} I_{r m s}\right)^{2}(1-2 D)\right]\left(R_{N+2}+R_{N+4}\right)
\end{align*}
$$

Assuming same on-resistance $R$ for all switches, when $N$ increases, Eq.1. 17 approaches:

$$
\begin{align*}
P_{\text {cond }} & =\left[1+\left(1-\frac{2}{N}\right)^{2} 2 D+\frac{4 D}{N}\right] I_{r m s}^{2} R  \tag{1.18}\\
& \approx 2 I_{r m s}^{2} R
\end{align*}
$$

Thus, the switch conductance ratio of the hybrid Dickson converter and buck converter is given as:

$$
\begin{equation*}
\frac{G_{\text {Dickson }}}{G_{b u c k}}=2 \tag{1.19}
\end{equation*}
$$

2) Switching frequency to have equal switching loss:

For hybrid Dickson SC converter, the voltage rating of the switches is either $\frac{2}{N} V_{\text {in }}$ ( $(N-2)$ switches) or $\frac{1}{N} V_{\text {in }}(6$ switches $)$.

$$
\begin{gather*}
\sum\left(G V^{2}\right)_{\text {Dickson }} \times f_{\text {Dickson }}=\sum\left(G V^{2}\right)_{\text {buck }} \times f_{\text {buck }}  \tag{1.20}\\
\frac{f_{\text {Dickson }}}{f_{\text {buck }}}=\frac{N^{2}}{4(N-2)+6} \tag{1.21}
\end{gather*}
$$

3) Inductance value:

$$
\begin{equation*}
L_{\text {Dickson }}=\frac{\left(1-\frac{V_{\text {out }} N}{V_{\text {in }}}\right) V_{\text {out }}}{\Delta I_{L} f_{\text {Dickson }} 2} \tag{1.22}
\end{equation*}
$$

Thus,

$$
\begin{equation*}
\frac{L_{\text {Dickson }}}{L_{\text {buck }}}=\frac{\left(1-\frac{V_{\text {out }} N}{V_{\text {in }}}\right)}{1-\frac{V_{\text {out }}}{V_{\text {in }}}} \frac{f_{\text {buck }}}{2 f_{\text {Dickson }}} \tag{1.23}
\end{equation*}
$$

The first term on the right side of Eq.1. 23 is always smaller than 1 and approaches zero when $\frac{V_{\text {out }}}{V_{\text {in }}}$ approaches $\frac{1}{N}$ [23]. The second term is also smaller than 1 , as the switching frequency of hybrid Dickson converter is usually higher than that of the buck converter.

Energy stored in the inductor can be calculated as:

$$
\begin{align*}
E_{L, D i c k s o n} & =\frac{1}{2} L_{\text {Dickson }} I_{L}^{2} \\
& =\frac{1}{4}\left(1-\frac{V_{\text {out }} N}{V_{\text {in }}}\right) \frac{P_{\text {out }}}{\alpha_{I} f_{\text {Dickson }}} \tag{1.24}
\end{align*}
$$

Since the buck converter and hybrid Dickson converter see equal inductor current, the energy ratio is the same as the inductance ratio, given in Eq.1.25.

$$
\begin{equation*}
\frac{E_{L, D i c k s o n}}{E_{L, b u c k}}=\frac{L_{\text {Dickson }}}{L_{\text {buck }}} \tag{1.25}
\end{equation*}
$$

4) Flying capacitors:

For hybrid Dickson converter, the voltage rating of the flying capacitors is the same as that of FCML converter, given by:

$$
\begin{equation*}
V_{C, i}=\frac{i}{N} V_{i n} \tag{1.26}
\end{equation*}
$$

Assuming equal value $C$ for all flying capacitors, thus, the energy stored in all flying capacitors can be obtained as:

$$
\begin{align*}
E_{C, \text { Dickson }} & =\frac{1}{2} \sum_{i}^{N-1} C_{i} V_{C, i}^{2}  \tag{1.27}\\
& =\frac{(N-1)(2 N-1)}{12 N} C V_{i n}^{2}
\end{align*}
$$

Here, the capacitor ripple is also selected to be a portion of minimum capacitor voltage rating, given as Eq.1.28.

$$
\begin{equation*}
\Delta V_{C}=\alpha_{V} \frac{V_{i n}}{N} \tag{1.28}
\end{equation*}
$$

Thus, the capacitance value can be calculated:

$$
\begin{align*}
C & =\frac{\Delta Q_{C}}{\Delta V_{C}} \\
& =\frac{N V_{\text {out }} I_{\text {out }}}{\alpha_{V} V_{\text {in }}^{2} f_{\text {Dickson }}} \tag{1.29}
\end{align*}
$$

Substituting Eq.1.29 into Eq.1.27, flying capacitor energy can be obtained:

$$
\begin{equation*}
E_{C, \text { Dickson }}=\frac{(N-1)(2 N-1)}{12} \frac{P_{\text {out }}}{\alpha_{V} f_{\text {Dickson }}} \tag{1.30}
\end{equation*}
$$

5) Volume metric:

Tthe volume ratio between hybrid Dickson converter and buck converter can be obtained as:

$$
\begin{align*}
\frac{V_{\text {tot }, \text { Dickson }}}{V_{\text {tot }, \text { buck }}} & =\frac{\left(\frac{E_{L}}{\rho_{E, L}}+\frac{E_{C}}{\rho_{E, C}}\right)_{\text {Dickson }}}{\left(\frac{E_{L}}{\rho_{E, L}}\right)_{\text {buck }}}  \tag{1.31}\\
& =\frac{E_{L, \text { Dickson }}}{E_{L, \text { buck }}}\left(1+\frac{E_{C, \text { DicksonL }}}{E_{L, \text { Dickson }}} \frac{\rho_{E, L}}{\rho_{E, C}}\right)
\end{align*}
$$

where,

$$
\begin{equation*}
\frac{E_{C, \text { Dickson }}}{E_{L, \text { Dickson }}}=\frac{(N-1)(2 N-1)}{3\left(1-\frac{V_{\text {out }} N}{V_{\text {in }}}\right)} \times \frac{\alpha_{I}}{\alpha_{V}} \tag{1.32}
\end{equation*}
$$

Observed from Eq.1.31, similar to FCML converter, the passive component volume of the hybrid Dickson converter is also reduced. Besides, due to the parallel-connected branches, the flying capacitors' volume contributes less to the total volume than the FCML converter. Thus, for a larger conversion ratio, the hybrid Dickson converter is a better topology.

To realise complete soft charging in this topology, split-phase control method is proposed [21]. However, this topology also has a major drawback which is that the duty cycle here is reduced by $2, D=\frac{N V_{\text {out }}}{2 V_{\text {in }}}$.
Based on this, [9] proposed a DIHC. DIHC has fewer switches. Complete soft-charging is achieved by optimizing the size of the flying capacitors. Two naturally interleaved inductors here can support large output current and produce the original duty cycle, $D=\frac{N V_{\text {out }}}{V_{\text {in }}}$, realizing a larger conversion ratio. Other improvements to the hybrid Dickson SC converter are also shown in [6] and [11]. [6] presented a dual path structure, which can lower the inductor current for a given load current, thus reducing the inductor conduction loss. $92.7 \%$ peak efficiency can be obtained for a $48 \mathrm{~V}-\mathrm{to}-2 \mathrm{~V}$ conversion. [11] introduced a symmetrical DIHC. An automatic charge balance can be achieved, reducing design effort and maximizing component utilization.

However, all these converters mentioned above need high voltage-stress transistors. A 12-level hybrid Dickson converter is introduced in [5]. In this architecture, the capacitors take over most of the input voltage, making the circuit to be an equivalent 4 V -to- IV converter. This allows the on-chip $5-\mathrm{V}$ transistor in the 48 V design. However, the $5-\mathrm{V}$ transistor here only bears $4-\mathrm{V}$ voltage, leading to a waste of switch voltage stress.

### 1.3.2 Prior arts for 3~6-V intermediate bus architecture

Though hybrid SC converters have the potential to reduce the passive components volume compared to the basic buck converter while achieving a large conversion ratio, the power efficiency has just reached about $90 \%$. To improve the efficiency, the twostage architecture with low intermediate bus voltage comes into people's eyes since the second-stage buck converter performs better with lower input voltage. Thus, high total efficiency can be achieved once the first stage can achieve a decent efficiency.

Resonant SC converter is an attractive candidate for the first stage of the intermediate architecture, as it allows for natural zero current switching and soft charging operations, while maintaining the advantages of traditional SC converter [22]. Since two-phase resonant converter requires a large number of switches and capacitors to achieve a high conversion ratio, resonant converter working in multiple phases becomes increasingly attractive [25].
[36] proposed an 8-to-1 multi-phase resonant doubler SC converter, using the fewest switches and capacitors necessary to convert 48 V to $3 \mathrm{~V} .98 .0 \%$ peak efficiency with a maximum load of 40 A can be achieved. However, the reduction of switches results in a higher output impedance as there is only one conduction path in this converter, negatively impacting the load capability and efficiency. Thus, [2] proposed a multiresonant cascaded series-parallel SC converter. To achieve the same conversion ratio, though three more switches and one more capacitor are used, the output impedance of the topology is reduced with three parallel current paths. $98.1 \%$ peak efficiency with a maximum load of 70 A can be achieved. However, high performance reso-
nant SC converters with larger conversion ratios (e.g. 16-to-1) have not been widely demonstrated.

### 1.4 THESIS OBJECTIVES

This thesis project's goal is to design high power efficiency, high power density and highly integrated DC-DC converters for 48 V data centers with either standard CMOS or GaN devices:

- Literature review of DC-DC converter topologies for 48 V data centers
- Based on [5], design a $10-\mathrm{level} 48 \mathrm{~V} / 1 \mathrm{~V}$ DIHC to fully utilize the voltage stress of $5-\mathrm{V}$ on-chip MOSFET devices. And with two fewer switches this converter should have a higher power efficiency than [5].
- Design a multi-resonant $48 \mathrm{~V} / 3 \mathrm{~V}$ DC-DC converter topology with GaN devices to achieve a high power efficiency.


### 1.5 THESIS ORGANIZATION

This thesis is divided into 5 chapters.
Chapter 2 presents a $90.6 \%$ efficient, $2093 \mathrm{~W} / \mathrm{in}^{3}$ power density direct 48 V -to-1V DIHC with delay-line based $\mathrm{V}_{2} \mathrm{D}$ controller. The overall architecture, operation principle and circuit implementation of the proposed converter are described. The simulation results are presented, where also the comparisons between this work and the previous ones are discussed.

Chapter 3 proposed a $48 \mathrm{~V} / 3 \mathrm{~V}$ multi-resonant DC-DC converter topology. The operation principle and topology analysis are shown, and the design procedures are presented. A simulation result based on the chosen component values is also shown.

Chapter 4 shows the future work of this project.
A final conclusion is presented in Chapter 5.

## 2 A DIRECT 48V-TO-1V DIHC WITH DELAY-LINE BASED V2D CONTROLLER

### 2.1 ARCHITECTURE

In this section, the architecture of the 10 -level DIHC will be introduced. Firstly, the basic half-bridge buck converter will be discussed, and its power loss will be analyzed. From the analyzed power loss, a 10 -level Dickson SC based DIHC will be presented. Its advantages and operation principle will be shown. Next, the compensation strategy for this converter will be illustrated. The overall architecture will be shown finally.

### 2.1.1 Basic Buck converter

The basic buck converter is shown in Fig.2.1a. Switching node voltage is shown in Fig.2.1b. Eq.2.1 shows the relationship between the output voltage and the input voltage, where D is the duty ratio. The power loss of the buck converter can be mainly divided into two categories: conduction loss $P_{\text {CON }}$ and switching loss $P_{S W}$ [19].


Figure 2.1: (a) Basic buck converter. (b) Switching node voltage of the basic buck

$$
\begin{equation*}
V_{\text {out }}=D V_{I N} \tag{2.1}
\end{equation*}
$$

Conduction loss $P_{\text {CON }}$ mainly includes the losses caused by the high-side transistors and low-side transistors $P_{\text {cond,SW }}$, inductor DCR $P_{D C R}$, and output capacitor equivalent series resistance (ESR) $P_{E S R}$. The total $P_{\text {CON }}$ is given by:

$$
\begin{equation*}
\left.P_{\mathrm{CON}}=\left(I_{\text {load }}^{2}+\frac{(\Delta I)^{2}}{12}\right) \times\left(R_{\mathrm{ON}-H} D+(1-D) R_{\mathrm{ON}-L}+D C R\right)+\frac{(\Delta I)^{2}}{12}\right) \times E S R \tag{2.2}
\end{equation*}
$$

Here, $R_{O N-H}$ and $R_{O N-L}$ are the on resistance of the high-side switch and low-side switch, respectively. Due to the increase of the output current needed by the data cen-
ters, conduction loss on the inductor DCR and capacitor ESR has become an important factor on the efficiency.

Switching loss $P_{S W}$ mainly includes the I-V overlap loss during turn-on and turn-off of the high-side and low-side transistors $P_{\text {overlap }}$, gate driving loss $P_{G}$, output capacitance loss $P_{\text {COSS }}$, and reverse recovery loss $P_{R R} . P_{\text {COSS }}$ is mainly caused by the charging of parasitic capacitance of the high-side transistor and the low-side transistor due to the change of the switching node. $P_{R R}$ is due to the charge extraction by the low-side parasitic diode when it is changed from the freewheeling state to the off-state. The expressions are given by:

$$
\begin{gather*}
P_{\text {overlap }}=\left[\frac{V_{I N}}{2} \times\left(t_{r-H}+t_{f-H}\right)+\frac{V_{D}}{2} \times\left(t_{r-L}+t_{f-L}\right)\right] \times f_{S W} I_{\text {load }}  \tag{2.3}\\
P_{G}=\left(Q_{G-H}+Q_{G-L}\right) \times V_{G S} \times f_{S W}  \tag{2.4}\\
P_{C O S S}=\frac{1}{2} \times\left(C_{O S S-L}+C_{\text {oss-H }}\right) \times V_{I N}^{2} \times f_{S W}  \tag{2.5}\\
P_{R R}=Q_{R R} \times V_{I N} \times f_{S W} \tag{2.6}
\end{gather*}
$$

For the $48 \mathrm{~V} / 1 \mathrm{~V}$ converter, most of the conduction loss is due to the low-side transistors, as they are on for most of the time. Besides, when the load is heavy, the DCR loss of the inductor also accounts for a large proportion. Thus, to reduce this kind of loss, low on-resistance low-side transistor and high quality inductor with small DCR are needed. As the switching loss scales with the input voltage and the switching frequency, this part of loss can be reduced by decreasing the frequency or reducing the equivalent input voltage.

Switch quality determined loss $P_{F O M}$ is defined, which includes $P_{\text {cond,SW }}, P_{G}, P_{\text {COSS }}$ and $P_{R R}$. To provide a general definition, switching energy $E_{S W}$ is used here to define the power loss associated with switching frequency [5]. Thus, $P_{F O M}$ is given by:

$$
\begin{equation*}
P_{F O M}=I_{r m s}^{2} R_{O N}+f_{S W} E_{S W} \tag{2.7}
\end{equation*}
$$

where, $I_{r m s}$ is the root mean square (RMS) current of switch.

$$
\begin{equation*}
F O M_{E}=R_{O N} E_{S W} \tag{2.8}
\end{equation*}
$$

Also, an energy-based switch figure of merit (FoM), $F O M_{E}$, shown in Eq.2.8, is introduced to obtain a reasonable relationship between $P_{F O M}$ and switch quality [5]. Substituting Eq.2.8 into Eq.2.7 gives:

$$
\begin{equation*}
P_{F O M, \min }=2 \sqrt{F O M_{E} f_{S W}} I_{r m s} \tag{2.9}
\end{equation*}
$$

Neglecting charge redistribution loss and assuming $P_{F O M, \text { min }}$ is achieved for all switches, the minimum total loss of the basic buck converter is given as:

$$
\begin{align*}
P_{\text {tot }, \text { mim }, \text { buck }}= & 2 \sqrt{F O M_{E, \text { buck }} f_{S W}} I_{o, r m s}(\sqrt{D}+\sqrt{1-D}) \\
& +\left[\frac{V_{I N}}{2} \times\left(t_{r-H}+t_{f-H}\right)+\frac{V_{D}}{2} \times\left(t_{r-L}+t_{f-L}\right)\right] \times f_{S W} I_{\text {load }}+P_{D R C}+P_{E S R} \tag{2.10}
\end{align*}
$$

### 2.1.2 The proposed 10-level DIHC

## Operation principle



Figure 2.2: (a) The proposed io-level DiHc. (b) operation waveform
The proposed 10 -level DIHC converter is shown in Fig.2.2a. 10 high-side switches $S W_{1}{ }^{-}$ $S W_{10}$ are connected in series, and two low-side switches $S W_{11}-S W_{12}$ are connected between two inductors $L_{1}, L_{2}$ and ground. The $S W_{1}$ is an off-chip e-mode GaN FET (EPC2035) with maximum $60-\mathrm{V}$ continuous $V_{D S}$ to block the full input voltage at the power-on period, and $S W_{2}-S W_{12}$ are on-chip $5-\mathrm{V}$ NMOS switches. The proposed converter includes 9 capacitors. Fig. 2.3 demonstrates the four states of the proposed 10-level DIHC converter. Operation waveforms are shown in Fig.2.2b.

State $\phi 1$ ( $L_{1}$ storing energy and $L_{2}$ releasing energy): The odd-number switches turn on and the odd-number capacitors are charged. The even-number switches and capacitors work just in the opposite way. The inductor $L_{1}$ stores the energy and $L_{2}$ releases the energy during this time. The power supply is connected to the whole circuit to provide power. The current flow is shown in Fig.2.3a. The necessary equations in state $\phi 1$ are:

$$
\left\{\begin{array}{l}
V_{\text {in }}-V_{C_{1}}=V_{C_{2}}-V_{C_{3}}=V_{C_{4}}-V_{C_{5}}=V_{C_{6}}-V_{C_{7}}=V_{C_{8}}-V_{C_{9}}=V_{X_{1}}  \tag{2.11}\\
V_{X_{1}}=V_{L 1}+V_{\text {out }} \\
0=V_{L 2}+V_{\text {out }}
\end{array}\right.
$$

State $\phi 3$ ( $L_{1}$ releasing energy and $L_{2}$ storing energy): The even-number switches turn on and the even-number capacitors are charged. The odd-number switches and capacitors work just in the opposite way. The inductor $L_{1}$ releases the energy and $L_{2}$ stores the energy during this time. The power supply is disconnected to the whole circuit and the output power is provided by the energy storage elements in the circuits. The current flow is shown in Fig.2.3b. The necessary equations in state $\phi 3$ are:

$$
\left\{\begin{array}{l}
V_{C_{1}}-V_{C_{2}}=V_{C_{3}}-V_{C_{4}}=V_{C_{5}}-V_{C_{6}}=V_{C_{7}}-V_{C_{8}}=V_{C_{9}}=V_{X_{2}}  \tag{2.12}\\
V_{X_{2}}=V_{L 2}+V_{\text {out }} \\
0=V_{L 1}+V_{\text {out }}
\end{array}\right.
$$

State $\phi 2$ and $\phi 4$ ( $L_{1}$ and $L_{2}$ releasing energy): The low-side switches turn on and all the other switches turn off during this time. The capacitors are idle. The inductors $L_{1}$ and $L_{2}$ are the power supply for the converter. The current flow is shown in Fig.2.3c where components in grey are in idle state. The necessary equations in state $\phi 2$ and $\phi 4$ are:

$$
\left\{\begin{array}{l}
0=V_{L 1}+V_{\text {out }}  \tag{2.13}\\
0=V_{L 2}+V_{\text {out }}
\end{array}\right.
$$



Figure 2.3: Operation states of the proposed structure. (a) State 1. (b) State 3. (c) State 2 and 4
For continuous conduction mode (CCM), according to the inductor voltage-second balance, average inductor voltage can be written as:

$$
\begin{equation*}
\left\langle V_{L_{1}}\right\rangle=\left\langle V_{L_{2}}\right\rangle \tag{2.14}
\end{equation*}
$$

If the same duty cycle is applied to state 1 and state 3 , expressions for the conversion ratio and flying capacitor voltages during the steady state are given as

$$
\begin{equation*}
D=\frac{V_{o}}{V_{i n} / 10} \tag{2.15}
\end{equation*}
$$

$$
\begin{equation*}
V_{C k}=\frac{10-k}{10} V_{i n}, k=1,2, \ldots, 9 \tag{2.16}
\end{equation*}
$$

where, $V_{C k}, V_{i n}$, and $V_{o}$ are the average flying capacitor voltages, the input voltage and output voltage, respectively [8].

To maintain capacitor charge balance, charges shared among all the flying capacitors need to be the same, thus, $I_{C k}=I_{C(k+1)}$. Inductors $L_{1}$ and $L_{2}$ see the same number of capacitor branches, which results in the same average current in the two inductors. This indicates that the current balance is automatically achieved [5]. The inductor current ripple in each inductor and the output voltage ripple are given as

$$
\begin{align*}
& \Delta i_{L} \approx \frac{V_{o}\left(1-10 V_{o} / V_{I N}\right)}{f_{S W} L}  \tag{2.17}\\
& \Delta V_{o}=\frac{V_{o}\left(1-10 V_{o} / V_{I N}\right)}{16 L C_{\text {OUT }} f_{S W}} \tag{2.18}
\end{align*}
$$

## Advantages of the proposed DIHC

The advantages of the proposed DIHC are brought by two parts, the $10-l e v e l$ Dickson SC converter and the interleaved inductors.

Thanks to this 10:1 Dickson step-down converter, most of the voltage stress will be taken over by off-chip capacitors, which reduces the voltage stress of each switch to 4.8 V and takes full advantage of the voltage pressure on the $5-\mathrm{V}$ on-chip transistors.

The two interleaved inductors here enable the soft charging of the flying capacitors and provide the converter with natural current balance [29]. Besides, with these two inductors, the frequency of the output current doubles, which can reduce the output current ripple and the output voltage ripple. Also, as the energy stored in each inductor is reduced, the transient response of the load is improved. Ripple voltage reduction due to current cancellation helps reduce output voltage overshoot and undershoot [4].

## Power loss analysis

1) Conduction loss $P_{\text {CON }}$ :

Switch conduction loss $P_{C O N, S W}$, inductor DCR loss $P_{D C R}$ and capacitor ESR loss $P_{E S R}$ are given in the following equations.

$$
\begin{gather*}
P_{\mathrm{CON}, \mathrm{SW}}=\sum_{i=1}^{N / 2} D\left(\frac{2}{N} I_{L_{1}, r m s}\right)^{2} R_{H}+\sum_{i=1}^{N / 2} D\left(\frac{2}{N} I_{L_{2}, r m s}\right)^{2} R_{H}+2 \times D I_{o, r m s}^{2} R_{L} \\
+(1-2 D) I_{L_{1}, r m s}^{2} R_{L}+(1-2 D) I_{L_{2}, r m s}^{2} R_{L}  \tag{2.19}\\
=\frac{D}{N}\left(2 I_{L, r m s}\right)^{2} R_{H}+2 D I_{o, r m s}^{2} R_{L}+2(1-2 D) I_{L, r m s}^{2} R_{L} \\
=\frac{D}{10} I_{o, r m s}^{2} R_{H}+\left(\frac{1}{2}+D\right) I_{o, r m s}^{2} R_{L} \\
P_{D C R}=2 I_{L, r m s}^{2} D C R=2\left(\left(\frac{I_{o}}{2}\right)^{2}+\frac{\left(\Delta i_{L}\right)^{2}}{12}\right) D C R  \tag{2.20}\\
P_{E S R}=9 I_{C, r m s}^{2} E S R=9 \times 2 D\left(\frac{I_{L, r m s}}{5}\right)^{2} E S R \tag{2.21}
\end{gather*}
$$

2) Switch quality determined loss:

$$
\begin{gather*}
P_{F O M, L S, \min }=2 \sqrt{F O M_{E} f_{S W}} I_{o, r m s} \sqrt{2 D+1}  \tag{2.22}\\
P_{F O M, H S, \min }=2 \sqrt{F O M_{E} f_{S W}} I_{0, r m s} \sqrt{D} \tag{2.23}
\end{gather*}
$$

3) Overlap loss:

$$
\begin{align*}
P_{\text {overlap }} & =\frac{1}{2} \times 10 \times \frac{V_{I N}}{10} \times\left(t_{r-H}+t_{f-H}\right) \times f_{S W} \frac{I_{\text {load }}}{10}+\frac{1}{2} \times 2 \times V_{D} \times\left(t_{r-L}+t_{f-L}\right) \times f_{S W} \frac{I_{\text {load }}}{2} \\
& =\frac{1}{2}\left[\frac{V_{I N}}{10} \times\left(t_{r-H}+t_{f-H}\right)+V_{D} \times\left(t_{r-L}+t_{f-L}\right)\right] \times f_{S W} I_{0} \tag{2.24}
\end{align*}
$$

Thus, the minimum total loss of the proposed converter is given as:

$$
\begin{align*}
P_{\text {tot,mim,proposed }}= & 2 \sqrt{F O M_{E, p r o p o s e d} f_{S W}} I_{o, r m s}(\sqrt{D}+\sqrt{2 D+1}) \\
& +\frac{1}{2}\left[\frac{V_{I N}}{10} \times\left(t_{r-H}+t_{f-H}\right)+V_{D} \times\left(t_{r-L}+t_{f-L}\right)\right] \times f_{S W} I_{o}+P_{D R C}+P_{E S R} \tag{2.25}
\end{align*}
$$

As the switches in the proposed are 5-V low-voltage (LV) devices rather than highvoltage (HV) devices in the basic $48 / 1 \mathrm{~V}$ buck converter, the energy-based switch FoM is lower. Besides, the overlap loss is significantly reduced. Thus, a higher switching frequency than the basic buck can be used to reduce the size of passive components. Compared to the 12-level topology in [5], as the conduction loss and switching loss are the two major losses, the first term of Eq. 2.25 will be reduced greatly with two less switches. Though the overlap loss will be increased a little due to the reduction in the level number. It can be offset by choosing a slightly lower switching frequency. Therefore, the proposed topology can see a better performance.

### 2.1.3 Compensation strategy

The equivalent circuit of the proposed 10 -level DIHC is shown in Fig.2.4.


Figure 2.4: Equivalent model of the proposed io-level DIHC. (a) State 1. (b) State 2.
Considering the ESR of the output capacitor $C_{0}$, according to the Kirchhoff laws, the state equations are given by:

State 1: $0 \leq t \leq D T$

$$
\left\{\begin{array}{c}
\frac{L}{2} \frac{\mathrm{~d} i_{L}}{\mathrm{~d} t}=\frac{U_{i n}}{10}-U_{o},  \tag{2.26}\\
i_{L}=C_{o} \frac{\mathrm{~d} U_{C}}{\mathrm{~d} t}+\frac{U_{0}}{R} \\
U_{0}-U_{C}=R_{E S R} C \frac{\mathrm{~d} U_{C}}{\mathrm{~d} t}
\end{array}\right.
$$

State 2: $D T \leq t \leq T$

$$
\left\{\begin{array}{r}
\frac{L}{2} \frac{\mathrm{~d} i_{L}}{\mathrm{~d} t}=-U_{o},  \tag{2.27}\\
i_{L}=C_{o} \frac{\mathrm{~d} U_{C}}{\mathrm{~d} t}+\frac{U_{o}}{R}, \\
U_{0}-U_{C}= \\
R_{E S R} C \frac{\mathrm{~d} U_{C}}{\mathrm{~d} t} .
\end{array}\right.
$$

Averaged equations are derived by averaging the resultant state equations with the duty cycle D:

$$
\left\{\begin{array}{r}
\frac{L}{2} \frac{\mathrm{~d} i_{L}}{\mathrm{~d} t}=D\left(U_{i n}-U_{0}\right)+(1-D)\left(-U_{0}\right)=D \frac{U_{i n}}{10}-U_{o}  \tag{2.28}\\
i_{L}+R_{E S R} C \frac{\mathrm{~d} i_{L}}{\mathrm{~d} t}=\frac{1}{R}\left(U_{0}+C_{0} R \frac{\mathrm{~d} U_{0}}{\mathrm{~d} t}\right)
\end{array}\right.
$$

To linearize the equations, all states and input variables are perturbed with a small signal:

$$
\left\{\begin{array}{r}
\frac{L}{2} \frac{\mathrm{~d}\left(i_{L}+\hat{i_{L}}\right)}{\mathrm{d} t}=(D+\hat{D}) \frac{\left(U_{i n}-\hat{U}_{i n}\right)}{10}-\left(U_{o}+\hat{U}_{o}\right),  \tag{2.29}\\
\left(i_{L}+\hat{i_{L}}\right)+R_{E S R} C \frac{\mathrm{~d}\left(i_{L}+\hat{i_{L}}\right)}{\mathrm{d} t}=\frac{1}{R}\left[\left(U_{o}+\hat{U}_{o}\right)+C_{o} R \frac{\mathrm{~d}\left(U_{o}+\hat{U}_{o}\right)}{\mathrm{d} t}\right] .
\end{array}\right.
$$

From the Eq.2.28 and Eq.2.29, we can get:

$$
\left\{\begin{array}{r}
\frac{L}{2} \frac{\mathrm{~d}{\hat{i_{L}}}^{\mathrm{d} t}=D \frac{\hat{U}_{i n}}{10}+\hat{D} \frac{U_{i n}}{10}+\hat{D} \frac{\hat{U}_{i n}}{10}-\hat{U}_{o}=D \frac{\hat{U}_{i n}}{10}+\hat{D} \frac{U_{i n}}{10}-\hat{U}_{o}}{} \begin{array}{r}
\hat{i_{L}}+R_{E S R} C \frac{\mathrm{~d} \hat{i_{L}}}{\mathrm{~d} t}=\frac{1}{R}\left(\hat{U}_{o}+C_{o} R \frac{\mathrm{~d} \hat{U}_{o}}{\mathrm{~d} t}\right)
\end{array}, . \tag{2.30}
\end{array}\right.
$$

After Laplace transformation, the small signal transfer function can be achieved:

$$
\begin{equation*}
G(s)=\left.\frac{\hat{U_{o}(s)}}{\hat{D(s)}}\right|_{U_{i n}(s)=0}=\frac{U_{i n} / 10\left(1+s R_{E S R} C_{o}\right)}{s^{2} \frac{L}{2} C_{o}+s \frac{L}{2} / R+1} \tag{2.31}
\end{equation*}
$$

According to Eq.2.31, the simplified loop model is a second-order system, consisting of a pair of conjugate poles and an ESR zero. The bode diagram is depicted in Fig.2.5.


Figure 2.5: Bode diagram of the transfer function
At the gain crossover frequency, the phase is very close to $-180^{\circ}$. As the Type-II compensator can only provide a maximum phase boost of $90^{\circ}$, it can not eliminate the phase lag of the proposed buck converter in the CCM [16]. Thus, a Type-III compensator is required. Here, a Type-III A compensator is adopted, shown in Fig.2.6a. Type A has one more capacitor (Capacitor $C_{2}$ ) than the Type B, which can help to filter the high-frequency noise and $C_{1} \gg C_{2}$.

The simplified bode diagram of the Type-III A compensator is shown in Fig.2.6b. The zeros and poles of the Type-III A compensator are listed as follows:

$$
\begin{equation*}
f_{p 1}=\frac{1}{2 \pi R_{o(E A)} C_{1}} \tag{2.32}
\end{equation*}
$$

$$
\begin{gather*}
f_{p 2}=\frac{1}{2 \pi\left(R_{f 1} \| R_{f 2}\right) C_{f f}}  \tag{2.33}\\
f_{p 3}=\frac{1}{2 \pi R_{1} C_{2}}  \tag{2.34}\\
f_{z 1}=\frac{1}{2 \pi R_{1} C_{1}}  \tag{2.35}\\
f_{z 2}=\frac{1}{2 \pi R_{f 2} C_{f f}} \tag{2.36}
\end{gather*}
$$



Figure 2.6: (a) Type-III A compensator for OTA. (b) Simplified bode diagram.
Then the transfer function is given by:
$H(s) \approx \frac{R_{f 1}}{R_{f 1}+R_{f 2}} \times G_{m} \times R_{o(E A)} \times \frac{1+s R_{f 2} C_{f f}}{1+s\left(R_{f 1} \| R_{f 2}\right) C_{f f}} \times \frac{1+s R_{1} C_{1}}{1+s R_{o(E A)} C_{1}+s^{2} R_{o(E A)} R_{1} C_{1} C_{2}}$

The compensation principle is shown in Fig.2.7. The first zero of the Type-III A compensator is set below $f_{L C}$. The pole $f_{p 2}$ is set at the ESR zero. And the pole $f_{p 3}$ is set at about the switching frequency.

With $L=110 \mathrm{nH}, \mathrm{C}=47 \mu \mathrm{~F} \times 2$ and $2.5 \mathrm{~m} \Omega$ ESR, the value of the capacitors and resistors in the compensation circuit can be calculated:

$$
\begin{gather*}
f_{L C}=\frac{1}{2 \pi \sqrt{L C_{o} / 2}} \approx 69.996 \mathrm{kHz}  \tag{2.38}\\
C_{f f}=\frac{R_{E S R} C_{o}}{R_{f 1} \| R_{f 2}} \approx 1.57 \mathrm{pF}  \tag{2.39}\\
f_{z 2}=\frac{1}{2 \pi R_{f 2} C_{f f}} \approx 168.954 \mathrm{kHz} \tag{2.40}
\end{gather*}
$$



Figure 2.7: Bode diagram compensation principle

$$
\begin{gather*}
C_{1}=\frac{1}{2 \pi f_{c}} \times \frac{V_{I N}}{10} \times \frac{\Delta D}{V_{c}} \times \frac{f_{L C}^{2}}{f_{z 2} \times f_{z 1}} \times \frac{R_{f 1}}{R_{f 2}+R_{f 1}} \times G_{m} \approx 10 \mathrm{pF}  \tag{2.41}\\
R_{1}=\frac{1}{2 \pi C_{1} f_{z 1}} \approx 880 \mathrm{k} \Omega  \tag{2.42}\\
C_{2}=\frac{1}{2 \pi \times f_{S W} \times R_{1}} \approx 180 \mathrm{fF} \tag{2.43}
\end{gather*}
$$

The comparison of the bode diagram before and after compensation is shown in Fig.2.8. The red line is the bode diagram before compensation and the blue one is the bode diagram after compensation. From the figure, phase margin increases from $19.4^{\circ}$ to $53^{\circ}$.


Figure 2.8: The bode diagram before and after compensation

### 2.1.4 Overall architecture



Figure 2.9: Overall architecture of the 10 -level DIHC
Fig.2.9 shows the overall architecture of the 10-level Dickson SC based DIHC. The output voltage $V_{\text {OUT }}$ is compared with a reference voltage to produce a control voltage to the delay line based V2D controller. The obtained pulse-width modulation (PWM) signal is then divided into two signals with the same frequency (half the input clock frequency) but $180^{\circ}$ out of phase. After a dead time control block, two pairs of signals with dead time are generated to control the turn-on and turn-off of the switches $S W_{1}$ to $S W_{12}$. A VDD supply selector here is to provide the internal 5 V voltage for the feedback loop.

### 2.2 CIRCUIT DESIGN

### 2.2.1 On-chip high-side switch

As the maximum $V_{D S}$ of the high-side switches is 9.6 V , which is higher than $5-\mathrm{V}$ on-chip MOSFET voltage rating, stacking of two 5-V transistors is used in the design, shown in Fig.2.10. Bulk and source of both $M_{1}$ and $M_{2}$ are connected together. The upper transistor $M_{2}$ is biased by 5 V , and the lower switch $M_{1}$ is driven by the gate driver. When the control signal $Q$ is high, $M_{1}$ and $M_{2}$ turn on and are in triode region. When the control signal $Q$ is low, $M_{1}$ turns off. The drain voltage of $M_{1}$ rises to $5 V-V_{\text {th }}$ [28], below its voltage rating. The advantage of the stacked switches over high voltage switches can be evaluated by the output capacitance related FoM:

$$
\begin{equation*}
F O M=R_{O N} Q_{O S S} \tag{2.44}
\end{equation*}
$$

$$
\begin{equation*}
F O M_{\text {stack-10V }} \approx N \times R_{O N} \frac{Q_{O S S}}{N}=F O M_{5 V}<F O M_{10 V} \tag{2.45}
\end{equation*}
$$

where $F O M_{\text {stack-10V }}$ is the equivalent FoM of the stacking transistors, while $F O M_{5 \mathrm{~V}}$ and $F O M_{10 V}$ are the equivalent FoMs of the 5 - and $10-\mathrm{V}$ transistors, respectively [5].


Figure 2.10: Stacking of two 5-V transistors

### 2.2.2 Bootstrap circuit

The role of the bootstrap circuit is to generate a voltage 5 V higher than the voltage of node $S W_{i}$ to fully turn on the high-side switches. Directly producing the bootstrap voltage from $48-\mathrm{V}$ input could result in considerable loss, particularly for the lower level switches [5]. Thus, two types of bootstrap circuits are used for the 10 high-side switches.

Bootstrap circuit for $S W_{1}$ and $S W_{2}$

Since the operation voltage levels of $S W_{1}$ and $S W_{2}$ are near the $48-\mathrm{V}$ input, the bootstrap circuit of these two switches are directly powered by $V_{I N}$, shown in Fig.2.11. It mainly consists of a voltage monitor and an active diode. The volatge monitor is a bandgap reference comparator, aiming to detect the bootstrap voltage $V_{B S T}$ to make sure $V_{B S T}$ will not be larger than the gate breakdown voltage at any time.

The bandgap reference comparator [35] includes subthreshold transistors $M_{1}$ and $M_{2}$, as well as resistors $R_{4}$ and $R_{5} . M_{3}-M_{8}$ form the current mirror pairs. The active diode consists of $M_{P}$ and $M_{d p \_n m o s} . M_{d p \_n m o s}$ is a depletion-type NMOS. Resistors $R_{1}$ - $R_{3}$ are to sample $V_{B S T} . M_{7}$ is used to control the dividing ratio to achieve hysteretic threshold, and its on-resistance needs to be much smaller than $R_{3}$. The width of $M_{1}$ is 8 times bigger than that of $M_{2}$. The current $I_{6}$ is N times larger than $I_{2}$ and $I_{8}$ is N times larger than $I_{1}$. Thus, the voltage level of A is determined by the comparison result of $I_{1}$ and $I_{2}$. Assuming that $V_{B S T}$ rises from a low value to a high one at first, the working procedure can be divided into three stages.

Stage 1: When $V_{B}$ is low, $R_{4}$ has little impact. Thus, due to the width of $M_{1}$ is larger than that of $M_{2}, I_{1}$ is larger than $I_{2}$. Hence, $I_{8}$ is larger than $I_{6}$. The voltage of node


Figure 2.11: Schematic of bootstrap circuit for $S W_{1}$ and $S W_{2}$

A is pulled down. $M_{7}$ turns on, and $R_{3}$ is shorted. The active diode is on, and the bootstrap capacitor is charged.

Stage 2: As $V_{B}$ becomes larger, the voltage drop on $R_{4}$ increases. $I_{2}$ grows at a quicker rate than $I_{1}$. At the time when $I_{2}$ is equal to $I_{1}$, the corresponding voltage of $V_{B}$ is the bandgap voltage $V_{B G}$, given by Eq.2.46. The bootstrap voltage now is shown in Eq.2.47.

$$
\begin{equation*}
V_{B G}=V_{G S_{2}}+2 \frac{R_{5}}{R_{4}} n V_{T} \ln 8 \tag{2.46}
\end{equation*}
$$

where n is a constant relating to MOSFET process [24].

$$
\begin{equation*}
V_{B S T}=\left(1+\frac{R_{1}}{R_{2}}\right) V_{B G} \tag{2.47}
\end{equation*}
$$

Stage 3: When $V_{B S T}$ keeps increasing, $I_{2}$ becomes larger than $I_{1}$, and thus $I_{6}$ is larger than $I_{8}$. The voltage of node A is pulled up. $M_{7}$ turns off. $R_{3}$ is added to the resistive divider. The active diode is off, and the bootstrap capacitor is discharged. At this time, the bootstrap voltage is given by Eq.2.48.

$$
\begin{equation*}
V_{B S T}=\left(1+\frac{R_{1}}{R_{2}+R_{3}}\right) V_{B G} \tag{2.48}
\end{equation*}
$$

The operation results of bootstrap circuit are shown in Fig.2.12.

Bootstrap circuit for $S W_{3}$ to $S W_{10}$

The Bootstrap circuit depicted in Fig.2.13 is used for $S W_{3}-S W_{10}$, which operate at lower voltage levels. The i-th high-side bootstrap is powered by the switching node $S W_{i-2}$, rather than $V_{I N}$. The voltage difference between $S W_{i-2}$ and $S W_{i}$ is a constant 9.6 V. From the $9.6-\mathrm{V}$ floating sources, the $5-\mathrm{V}$ floating supply is provided for each switch. The operation results are shown in Fig.2.14.


Figure 2.12: Operation results of bootstrap circuit for $\mathrm{SW}_{2}$


Figure 2.13: Schematic of bootstrap circuit for $S W_{3}$ and $S W_{10}$


Figure 2.14: Operation results of bootstrap circuit for $S_{3}$

### 2.2.3 Level shifter

Conventional high-voltage drivers typically have a propagation delay of several tens of nanoseconds in the level shifter, resulting in a poor performance as the switching frequency approaches high [30]. To address this issue, a DLS with both pulse-triggered (PT) and level-triggered (LT) level shifter is adopted, shown in Fig.2.15. The PT level shifter establishes the signal at the rising and falling edges of the input control signal, with short propagation delay and relatively large instantaneous power consumption. The LT level shifter is to maintain the signal, after the brief pulse has vanished. The propagation delay is relatively long, but the average power consumption is low. The two collaborate to ensure fast and accurate delivery of the low-side control signal to the high-side. Timing waveforms of this DLS are shown in Fig.2.16.


Figure 2.15: Schematic of a DLS


Figure 2.16: Timing waeforms of DLS
The input control signal $I N$ generates narrow pulses on its rising and falling edges through the pulse generator, namely $P_{1}$ and $P_{2}$ in the figure, to control on and off of $M_{N 1}$ and $M_{N 2}$ respectively. $M_{N 3}$ and $M_{N 4}$ are controlled by the $I N$ and the voltage
signal inverse to the input control signal $I N_{i n v}$, respectively. $M_{L D 1}$ and $M_{L D 2}$ are HV MOS to isolate the high-side driving path and low-side driving path. Their gates are biased by $V D D$ to protect the LV MOS. Fig.2.17 shows $\frac{d V_{S W}}{\mathrm{~d} t}$ issues when the voltage of $S W_{i}$ changes rapidly [38]. When the voltage of $S W_{i}$ rises rapidly, the voltage of $B S T_{i}$ will follow $V_{S W_{i}}$. However, due to $C_{D}$, the voltage of node A and node B are unable to respond instantly. Thus, the parasitic capacitor $C_{D}$ will be charged. Both current mirrors copy large currents. The differential-mode current is close to o. The output signal has a brief transient from 1 to 0 , disturbing the normal turn-on of the high-side switches. When the voltage of $S W_{i}$ drops rapidly, the voltage of $B S T_{i}$ will also drops quickly. Thus, the parasitic capacitor $C_{D}$ will be discharged. Currents on both sides reduce. The differential-mode current is also close to o. The output signal has a brief transient from o to 1 , interfering high-side switches' normal turn-off. This problem can be solved by using the transient current generated by the pulse generator. The transient current needs to be larger than the common-mode current. Its expression is given by:

$$
\begin{equation*}
I>C_{D} \frac{\mathrm{~d} V_{S W}}{\mathrm{~d} t} \tag{2.49}
\end{equation*}
$$



Figure 2.17: (a) Positive slewing. (b) Negative slewing.
During the narrow pulse at the rising edge of $I N$, the gate voltages of $M_{N 1}$ and $M_{N 3}$ are high. The current flowing through $M_{L D 1}$ is given by:

$$
\begin{equation*}
I_{M_{L D 1}}=\frac{1}{2} \mu_{n} C_{o x}\left(\frac{W}{L}\right)_{M_{L D 1}}\left(V_{G S, M_{L D 1}}-V_{t h, M_{L D 1}}\right)^{2} \tag{2.50}
\end{equation*}
$$

The drain voltage of diode connected $M_{P 1}\left(V_{H 3}\right)$ is pulled down, followed by the drain voltage of $M_{P 2}$ to pull up. During the narrow pulse at the falling edge of $I N$, the gate voltages of $M_{N 2}$ and $M_{N 4}$ are high. The drain voltage of diode connected $M_{P 6}\left(V_{H 4}\right)$ is pulled down, followed by the drain voltage of $M_{P 5}$ to pull up. $M_{N 5}$ turns on, pulling down the voltage of output node. $t_{P L H}$ and $t_{P H L}$ in Fig.2.16 are the total propagation delay for the high-side driving path when the input control signal changes from low to high and high to low, respectively. The values are 900 ps and 2.3 ns .

### 2.2.4 Feedback loop controller



Figure 2.18: Buck converter with ramp-comparator based V2D controller
Voltage control mode (VCM) is widely used because of its easy design and good immunity to disturbances at the reference input [14]. Fig.2.18 shows the structure of a buck converter with ramp-comparator based V2D controller and Type-III compensation. The output of the error amplifier $V_{E A}$ is compared to a fixed frequency ramp signal $V_{\text {ramp }}$ through a comparator to generate the PWM signal. If $V_{\text {ramp }}>V_{E A}, P W M=1$. If $V_{\text {ramp }}<V_{E A}, P W M=0$. However, in this controller, the delay time of the comparator limits the maximum duty cycle of the converter [7]. Thus, a high-speed comparator is required.

A delay line based PWM controller is adopted, which can simplify the complexity of circuit design, fit the high switching frequency used and ease the delay-related limitations. The block diagram of the main part delay line based V2D controller is shown in Fig.2.19. It consists of two parts, a fixed small duty cycle generator and a V 2 D controller. The duty cycle of the fixed small duty cycle generator is set to be $20 \%$, corresponding to minimum $D=10 \%$ for $P_{1}$ and $P_{2}$ in Fig.2.9. In each part, there are two $V_{2}$ D cell, calibrating the bias current of the delay cell, which determines the maximum duty cycle.


Figure 2.19: Delay line based V2D controller


Figure 2.20: (a)Schematic and (b) timing diagram of the V2D cell

Fig. 2.20a shows the $\mathrm{V}_{2} \mathrm{D}$ cell in the $\mathrm{V}_{2} \mathrm{D}$ controller. It generates a duty cycle signal by changing the delay of the falling edge of the clock based on the control voltage $V_{E A}$ from the previous error amplifier stage. It first converters $V_{E A}$ into current and then converts the current to output PWM signal. The timing diagram of the V2D circuit is shown in Fig. 2.20b. When CLK is high, $V_{C}$ equals to VDD and $C L K_{\text {out }}$ is low. When CLK is low, M2 turns on. $V_{C}$ begins to decrease. When its value is lower than the flip voltage of the following inverter $\left(V_{f p}\right), C L K_{\text {out }}$ changes to high. The changed time $t_{d}$ can be expressed as:

$$
\begin{equation*}
t_{d}=\frac{C\left(V D D-V_{f p}\right)}{I} \tag{2.51}
\end{equation*}
$$

where I is controlled by both the bias voltage $V_{\text {bias }}$ and control voltage of the error amplifier $V_{E A}$ in the previous stage.

Since the $V_{\text {bias }}$ determines the bias current and thus the maximum duty ratio, it needs to be constant. A small change of the bias voltage will cause problems in the feedback circuit. The bias calibration is realised by using a second V2D cell [15]. Fig.2.21a shows the characteristics of the V2D controller. The error voltage range is corresponded to the output range $V_{\text {out }}=1 V \pm 5 \%$. The output PWM waveforms matching the data points in Fig.2.21a is shown in Fig.2.21b.

The schematic of two-phase generator is shown in Fig.2.22a. The function of it is to generate two control signals with the same duty cycle and a phase difference of $180^{\circ}$. It consists of an inverter, a D flip-flop and two AND gate. $Q_{2}$ lags $Q_{1}$ by half a cycle. The timing diagram is shown in Fig.2.22b.

In order to avoid the loss produced by the simultaneous conduction of the high-side and low-side switches, a dead control circuit is designed. It includes an inverter, two NOR gates, two buffers and two inverter chains. Fig.2.23a shows its schematic. The width of the inverter chains is set to the minimum value, and the length is selected according to the required dead time. When $V_{P W M}$ is high, D and thus $G_{L}$ go low first. After a delay, C goes low. A and C pass the NOR gate and E is set to high, and thus


Figure 2.21: (a) Characteristics of the V 2 D controller. and (b) output PWM waveforms.


Figure 2.22: (a) Schematic and (b) Timing diagram of the two-phase generator.
$G_{H}$. When $V_{P W M}$ is low, E goes low first, and thus $G_{H}$. After a delay, B goes low. B and $V_{P W M}$ pass a NOR gate and then D goes high, and thus $G_{L}$. The timimg diagram of the dead time control circuit is shown in Fig.2.23b.


Figure 2.23: (a) Schematic and (b) Timing diagram of the dead time control circuit.

### 2.2.5 VDD supply selector

As the power supply in the feedback controller is about 5 V , different from the input voltage of the system. Thus, an internal power supply generator is required to produce a low voltage. As there is a big difference between the needed voltage and the input voltage, the low-dropout linear regulator (LDO) is not applicable due to its low frequency. However, it has fast transient response, which can produce the needed voltage quickly. Thus, a VDD supply selector is proposed, shown in Fig.2.24. It consists of high-voltage pre-regulator, LDO, bandgap reference, comparator, 1:5 SC DC-DC converter and switches.


Figure 2.24: Block diagram of the proposed VDD supply selecting circuit

For the two switches $M P_{1}$ and $M P_{2}$, two additional PMOS are added to each switch to connect the bulk of the two switches to the higher voltage level to eliminate the effect of parasitic bipolar[12]. When the source voltage of $M P_{2}$ is lower than the drain voltage, $M P_{6}$ is on and $M P_{5}$ is off. Thus, the bulk voltage of $M P_{2}$ is connected to the drain side.

Since the input voltage of the system is high, when it is directly supply to the bandgap reference and LDO circuit, if LV transistors are used, they will break down due to insufficient voltage withstand capability, and if HV transistors are used, the chip area will be greatly increased [17]. Thus, a pre-regulator is used at first.

The overall operation of this proposed supply selecting circuit is shown in Fig.2.25. At the beginning, the VDD supply is provided by the LDO. As long as the output voltage of SC converter builds up, the output of the comparator changes and SC converter will replace the less efficient LDO to provide the VDD supply. Fig.2.26 shows that there is an increase in feedback controller duty cycle when the VDD supply decreases. This can help increase the load capability of the converter, as when it carries heavy loads, the output voltage may go below 1 V and thus the VDD supply also decreases, which can further increase the duty cycle to help the voltage go back to 1 V .


Figure 2.25: Overall operation of the proposed VDD supply selecting circuit


Figure 2.26: Duty cycle with VDD

### 2.3 SIMULATION RESULTS

The proposed $10-$ level DIHC converter was designed in a $0.18-\mu \mathrm{m}$ BCD process and the results are based on post-layout simulations of the whole chip. Fig.2.27 shows the layout of the proposed converter. The active size is $3.8 \mathrm{~mm} \times 5.9 \mathrm{~mm}$, with an area of around $22 \mathrm{~mm}^{2}$. The converter was simulated under the following conditions: input voltage $V_{\text {in }}=48 \mathrm{~V}$, output voltage is regulated at $V_{\text {out }}=1 \mathrm{~V}$, and the switching frequency $f_{S W}=1 \mathrm{MHz}$. The GaN Spectre model provided by EPC is used for the $S W_{1}$ switch.


Figure 2.27: Layout of the proposed converter with an area of $3.8 \mathrm{~mm} \times 5.9 \mathrm{~mm}$
Fig.2.28 shows the simulated waveforms of the switching nodes. During the poweron period, only $S W_{1}(\mathrm{GaN})$ takes the up to $48-\mathrm{V}$ voltage stress and all NMOS switches take up to $4.8-\mathrm{V}$ voltage stress to secure a safe power-on stage for these $5-\mathrm{V}$ devices. During the steady state, as shown in Fig.2.28b, the voltage swing of all switching nodes is 4.8 V , which is $V_{\text {in }} / 10$, i.e., the voltage of $\mathrm{SW}_{1}$ is between 48 V and 43.2 V , the voltage of SW2 is between 43.2 V and 38.4 V , and so on.


Figure 2.28: Simulated waveform of switching nodes of NMOS switches during (a) power ON and (b) steady-stage operations.

The simulated efficiency values in a range of load current are shown in Fig.2.29. The converter achieves a peak efficiency of $90.6 \%$ at 5.2 -A load. For a large range of load
current from 2 A to maximum 18 A , the efficiency is above $80 \%$. The inductor current and output voltage at the optimum load $\left(I_{\text {load }}=5.2 \mathrm{~A}\right)$ are illustrated in Fig.2.30. The output voltage is maintained at 1 V with a small ripple of 12.4 mV . The inductor current waveform shows that there is uniform current distribution between the two inductors.


Figure 2.29: Simulated power efficiency


Figure 2.30: Inductor current and output voltage at the optimum load

Fig.2.31 shows the simulated load transient responses of the proposed converter. When load current steps up from o A to the optimal load current 5.2 A, the undershoot voltage is 46.4 mV and the recovery time is about $4 \mu \mathrm{~s}$. When load current steps down, the recovery time is $3.7 \mu \mathrm{~s}$, and the overshoot voltage is 50 mV . The proposed converter performs a quite fast transient response.

Fig. 2.32 gives an estimated loss breakdown based on post-layout simulation results. The proposed design adopts $1 \mu \mathrm{~F}$ capacitor with $5-\mathrm{m} \Omega$ ESR for all flying capacitors, and 110 nH inductor with $3-\mathrm{m} \Omega \mathrm{DCR}$ for the two inductors. The conduction and overlap loss, the gate and switching loss, the DCR and ESR loss, and the layout loss account for $42.8 \%, 23.9 \%, 23.1 \%$ and $8.6 \%$, respectively.


Figure 2.31: Simulated load transient responses between o and optimum load with $C_{\text {out }}=$ $47 \mu \mathrm{~F} \times 2$


Figure 2.32: Estimated loss breakdown at the optimum load

The comparison between this proposed 10 -level DIHC and state-of-the-art designs is shown in Table 2.1. Compared with the 12-level converter in [5], this converter uses two less on-chip switches and two less flying capacitors to achieve $48-\mathrm{V}$ to $1-\mathrm{V}$ conversion. It is able to carry maximum 18-A load, and achieves higher peak efficiency at $90.6 \%$ and more than two times higher power density. Compared with two other works, the proposed design only employs one single off-chip GaN switch, which significantly reduces the system FoM factor and improves the power density.

Table 2.1: Comparison with the previous work

| Structure | Dual-phase dual inductor [29] | Dual-phase multi-inductor [8] | 12-level Dickson [5] | This work |
| :---: | :---: | :---: | :---: | :---: |
| $V_{\text {in }}[\mathbf{V}]$ | 48-54 | 48 | 36-60 | 48 |
| $V_{\text {out }}[\mathrm{V}]$ | 1-2 | 1-5 | 0.5-1 | 1 |
| Switching frequency [KHz] | 300 | 330 | 2500 | 1000 |
| Inductors | 2 | 4 | 2 | 2 |
| Capacitors | ${ }_{5} C_{f l y}+1 C_{o u t}$ | $3 C_{\text {fly }}+1 C_{\text {out }}$ | $11 C_{\text {fly }}+1 C_{\text {out }}$ | $9 C_{f l y}+1 C_{o u t}$ |
| Power transistor | 8 GaN | 8 GaN | 13 On-chip 5V MOSFET + 1 GaN | 11 On-chip 5V MOSFET + 1 GaN |
| $I_{\text {omax }}[\mathbf{A}]$ | 10 | 100 | 8 | 18 |
| Peak efficiency when $V_{\text {in }}=48 \mathrm{~V}$ | 93\% | 90.9\% | 90.2\% | 90.6\% |
| Power density [ $\mathrm{W} / \mathrm{in}^{3}$ ] | 225 | 440 | 998 | 2093* |

* Calculated from 18 A maximum load current and power stage volume (around 0.0086 in $^{3}$ ) estimated from [5].


## 3 TOPOLOGY OF A $48 \mathrm{~V} / 3 \mathrm{~V}$ <br> MULTI-RESONANT DC-DC CONVERTER

In this chapter, a topology design of a 16-to-1 resonant DC-DC converter with multiphase operation for the $48-\mathrm{V}$ data centers is proposed at first. Then the design procedure of the parameters in the topology are described. Simulation results in cadence based on the calculated parameter values are shown in the end, and the results are also compared to some prior arts.

### 3.1 ARCHITECTURE



Figure 3.1: Topology of the proposed $48 \mathrm{~V} / 3 \mathrm{~V}$ multi-resonant DC-DC converter
Fig.3.1 shows the schematic of the proposed 16-to-1 topology. It consists of a $3 \Phi$-sC stage and a 4-to-1 series-parallel stage. 16 switches and 5 flying capacitors are used in the topology. Current waveforms of the inductor and flying capacitors, and gate control signal of the switches are shown in Fig.3.2. It has four phases. Phase 1 is the charging phase, while the other three phases are discharging phases.

During phase 1 , the flying capacitors $C_{1}-C_{5}$ are connected in series between the input voltage $V_{\text {in }}$ and the inductor $L$. All the flying capacitors are resonantly charged. The necessary equation in $\Phi_{1}$ is:

$$
\begin{equation*}
\Phi_{1}: V_{\text {in }}=V_{C 1}+V_{C 2}+V_{C 3}+V_{C 4}+V_{C 5}+V_{L}+V_{\text {out }} \tag{3.1}
\end{equation*}
$$

During phase $2, C_{1}$ is discharged, and $C_{2}-C_{5}$ are connected in series between the positive terminal of $C_{1}$ and the inductor $L$. The necessary equation in $\Phi_{2}$ is:

$$
\begin{equation*}
\Phi_{2}: V_{C 1}=V_{C 2}+V_{C 3}+V_{C 4}+V_{C 5}+V_{L}+V_{\text {out }} \tag{3.2}
\end{equation*}
$$



Figure 3.2: Current waveforms and control signals of the proposed converter

During phase $3, C_{1}$ is disconnected. $C_{2}$ discharges into the series connection of $C_{3}-C_{5}$. The necessary equation in $\Phi_{3}$ is:

$$
\begin{equation*}
\Phi_{3}: V_{C 2}=V_{C 3}+V_{C 4}+V_{C 5}+V_{L}+V_{\text {out }} \tag{3.3}
\end{equation*}
$$

During phase 4 , both $C_{1}$ and $C_{2}$ are disconnected. $C_{3}-C_{5}$ are connected in parallel. The necessary equation in $\Phi_{4}$ is:

$$
\begin{equation*}
\Phi_{4}: V_{C 3}=V_{C 4}=V_{C 5}=V_{L}+V_{\text {out }} \tag{3.4}
\end{equation*}
$$

By solving Eq.3.1 - Eq.3.4, flying capacitor voltages and output voltages can be achieved:

$$
\begin{gather*}
V_{c 1}=\frac{1}{2} V_{i n}  \tag{3.5}\\
V_{c 2}=\frac{1}{4} V_{i n}  \tag{3.6}\\
V_{c 3}=V_{c 4}=V_{c 5}=\frac{1}{16} V_{\text {in }}  \tag{3.7}\\
V_{\text {out }}=\frac{1}{16} V_{\text {in }}-V_{L} \tag{3.8}
\end{gather*}
$$

During a whole period, due to the inductor voltage-second balance, $V_{L}$ is zero. Thus, the ideal output voltage is:

$$
\begin{equation*}
V_{\text {out }}=\frac{1}{16} V_{\text {in }} \tag{3.9}
\end{equation*}
$$


(a)

(b)

(c)

(d)

Figure 3.3: Operation phases of the proposed 16-to-1 SC DC-DC converter (a) Phases 1. (b) Phase 2. (c) Phase 3. (d) Phase 4.

The advantages of this topology are attributed to two parts.

- Multiple phases: For two-phase SC converter, for a given capacitor number k, the maximum step-up or step-down ratio is limited by the kth Fibonacci number $F_{k}$ [25]:

$$
\begin{equation*}
M[k]=\frac{V_{\text {out }}}{V_{\text {in }}}=\frac{1 \leq P[k] \leq F_{k}}{1 \leq Q[k] \leq F_{k}} \tag{3.10}
\end{equation*}
$$

where, $F_{1}=1, F_{2}=2, F_{n}=F_{n-1}+F_{n-2}$. However, when multi-phase is applied, with the same number of capacitors k , the maximum conversion ratio is:

$$
\begin{equation*}
M[k]_{\max }=2^{k-1} \tag{3.11}
\end{equation*}
$$

which is greater than the conversion ratio calculated by Eq.3.10. Thus, with multiple phases, to achieve the same step-down ratio, fewer capacitors are needed. As shown in Fig.3.1, 5 flying capacitors are needed to achieve 16-to-1, while for two-phase SC converters, 5 flying capacitors can only obtain a step down ratio of 8 .

- Resonance: For conventional SC converters, there is mismatch between capacitor initial voltages, which will cause charge redistribution loss and a large instantaneous current through the switches. Fig.3.4 shows the redistribution loss of connecting a voltage source to a capacitor and connecting two capacitors


Figure 3.4: Redistribution loss of (a) connecting a voltage source to a capacitor and (b) connecting two capacitors.

Fig.3.4a shows a capacitor charged by a voltage source through a switch conduction resistance R with the initial voltage of $V_{1}$. The energy dissipated by R is given by:

$$
\begin{gather*}
E_{l o s s}=\frac{1}{2} C_{1}\left(V_{d d}-V_{1}\right)^{2}  \tag{3.12}\\
P_{\text {loss }}=\frac{1}{2} C_{1}\left(V_{d d}-V_{1}\right)^{2} f_{s w} \tag{3.13}
\end{gather*}
$$

Fig.3.4b shows two capacitors connected together, with initial voltage $V_{1}$ and $V_{2}$, respectively. The energy dissipated by $R$ is given by:

$$
\begin{gather*}
E_{\text {loss }}=\frac{1}{2}\left(C_{1} \| C_{2}\right)\left(V_{1}-V_{2}\right)^{2}  \tag{3.14}\\
P_{\text {loss }}=\frac{1}{2}\left(C_{1} \| C_{2}\right)\left(V_{1}-V_{2}\right)^{2} f_{s w} \tag{3.15}
\end{gather*}
$$

From Eq.3.13 and Eq.3.15, power loss is related to the initial voltage difference between the voltage source and capacitor or between capacitors, but independent of the series resistance. Besides, initial voltage difference is inversely proportional to the capacitor value and switching frequency [22]. Thus, we have,

$$
\begin{equation*}
P_{l o s s} \propto \frac{1}{f_{s w}}, \frac{1}{C_{f l y}} \tag{3.16}
\end{equation*}
$$

To reduce the redistribution loss, either increase the switching frequency or increase the value of flying capacitors. However, higher switching frequency will lead to higher switching loss and bottom plate loss, while larger flying capacitor will increase the circuit size. However, with resonance, soft charging can
be achieved. With the additional inductor, minimum resistance of the converter can be reached at a lower switching frequency, and thus, the same efficiency can be achieved with lower switching frequency [22].

### 3.2 DESIGN

### 3.2.1 Resonant inductor current

Ignoring the parasitic resistance and assuming an infinite resonance quality factor, the instant resonant inductor current can be deduced.

During $\Phi_{1}$, according to Kirchhoff's Voltage Law (KVL) and Kirchhoff's Current Law (KCL), time-doman equations are as follows:

$$
\begin{gather*}
V_{i n}=v_{C 11}+v_{C 21}+v_{C 31}+v_{C 41}+v_{C 51}+L \frac{d i_{L 1}}{d t}+V_{\text {out }},  \tag{3.17}\\
i_{C 11}=C_{1} \frac{d v_{C 11}}{d t}=i_{L 1}  \tag{3.18}\\
i_{C 21}=C_{2} \frac{d v_{C 21}}{d t}=i_{L 1}  \tag{3.19}\\
i_{C 31}=C_{3} \frac{d v_{C 31}}{d t}=i_{L 1}  \tag{3.20}\\
i_{C 41}=C_{4} \frac{d v_{C 41}}{d t}=i_{L 1}  \tag{3.21}\\
i_{C 51}=C_{5} \frac{d v_{C 51}}{d t}=i_{L 1} \tag{3.22}
\end{gather*}
$$

where, $v_{C i 1}$ and $i_{C i 1}$ are the instant voltages and currents of $C_{i}$, respectively; $i_{L 1}$ is the instant inductor current during $\Phi_{1}$. Combining Eq.3.17-Eq.3.22, we can get:

$$
\begin{equation*}
\frac{i_{L 1}}{C_{1}}+\frac{i_{L 1}}{C_{2}}+\frac{i_{L 1}}{C_{3}}+\frac{i_{L 1}}{C_{4}}+\frac{i_{L 1}}{C_{5}}+L \frac{d^{2} i_{L 1}}{d t^{2}}=0 \tag{3.23}
\end{equation*}
$$

By solving Eq.3.23, a solution can be obtained:

$$
\begin{equation*}
i_{L 1}=A_{1} \cdot \sin \left(\frac{1}{\sqrt{L\left(C_{1}\left\|C_{2}\right\| C_{3}\left\|C_{4}\right\| C_{5}\right)}} t\right) \tag{3.24}
\end{equation*}
$$

Similar deduction can be used for other three phases. The instant inductor current equations are as follows:

$$
\begin{gather*}
i_{L 2}=A_{2} \cdot \sin \left(\frac{1}{\sqrt{L\left(C_{1}\left\|C_{2}\right\| C_{3}\left\|C_{4}\right\| C_{5}\right)}} t\right)  \tag{3.25}\\
i_{L 3}=A_{3} \cdot \sin \left(\frac{1}{\sqrt{L\left(C_{2}\left\|C_{3}\right\| C_{4} \| C_{5}\right)}} t\right)  \tag{3.26}\\
\quad i_{L 4}=A_{4} \cdot \sin \left(\frac{1}{\sqrt{L\left(C_{3}+C_{4}+C_{5}\right)}} t\right) \tag{3.27}
\end{gather*}
$$

### 3.2.2 Capacitor values

According to the capacitor charge balance, the net charge flowing into a capacitor is zero during a whole period. Thus, the duration of each phase can be obtained:

$$
\begin{gather*}
T_{1}=T_{2}=\pi \sqrt{L\left(C_{1}\left\|C_{2}\right\| C_{3}\left\|C_{4}\right\| C_{5}\right)}=\frac{1}{16} T  \tag{3.28}\\
T_{3}=\pi \sqrt{L\left(C_{2}\left\|C_{3}\right\| C_{4} \| C_{5}\right)}=\frac{1}{8} T  \tag{3.29}\\
T_{4}=\pi \sqrt{L\left(C_{3}+C_{4}+C_{5}\right)}=\frac{3}{4} T \tag{3.30}
\end{gather*}
$$

Thus, the required relationship among capacitor values for a perfect resonant operation is:

$$
\begin{gather*}
C_{3}=C_{4}=C_{5}=C  \tag{3.31}\\
C_{2}=\frac{1}{9} C  \tag{3.32}\\
C_{1}=\frac{1}{36} C \tag{3.33}
\end{gather*}
$$

### 3.2.3 Output impedance

The equivalent model of each phase of a resonant SC converter can be assumed as Fig.3.5 [26]. As the resonant converter system needs to be designed in underdamped $\left(\frac{R_{i}}{2} \sqrt{\frac{C_{i}}{L}}<1\right)$ to achieve soft-charging [22], the current in Fig.3.5 is given as:


Figure 3.5: Equivalent model for any phase of a resonant converter

$$
\begin{equation*}
I_{i}(t)=k_{i} e^{-t R_{i} /(2 L)} \sin \left(\omega_{i} t+\phi_{i}\right) \tag{3.34}
\end{equation*}
$$

where, $\omega_{i}$ is the damped resonance frequency and equals to $\sqrt{\frac{1}{L C_{i}}-\left(\frac{R_{i}}{2 L}\right)^{2}}$.
For a resonant converter, for each phase, $t_{i}=\frac{\pi}{\omega_{i}}$ and $\phi_{i}=0$. Charge flowing into the output during phase i is defined as:

$$
\begin{equation*}
q_{i}=\int_{0}^{t_{i}} I_{i}(t) d t=k_{i} L_{i} C_{i} \omega_{i}\left(1+e^{-R_{i} \pi /\left(2 L_{i} \omega_{i}\right)}\right) \tag{3.35}
\end{equation*}
$$

The energy dissipated in phase i due to conduction loss is given as:

$$
\begin{equation*}
E_{i}=\int_{0}^{t_{i}} R_{i} I_{i}^{2}(t) d t=\frac{k_{i}^{2} L_{i}^{2} C_{i} \omega_{i}^{2}}{2}\left(1-e^{-R_{1} \pi /\left(L_{i} \omega_{i}\right)}\right) \tag{3.36}
\end{equation*}
$$

The effective resistance $R_{\text {eff }}$ is defined as Eq.3.37. $\alpha_{i}=q_{i} / q_{\text {out }}$ is defined to simplify the calculations, where $q_{i}$ is the charge delivered to the output in phase i.

$$
\begin{equation*}
R_{e f f}=\frac{\sum E_{i}}{f_{s w}\left(\sum q_{i}\right)^{2}} \tag{3.37}
\end{equation*}
$$

Combining Eq. 3.37 and Eq. 3.36 gives:

$$
\begin{equation*}
R_{e f f}=\frac{\sum \frac{\alpha_{i}^{2}}{C_{i}} \tanh \left(\frac{R_{i} \pi}{4 L \omega_{i}}\right)}{2 f_{s w}\left(\sum \alpha_{i}\right)^{2}} \tag{3.38}
\end{equation*}
$$

For a high quality factor resonant converter, Eq.3.38 reduces to:

$$
\begin{equation*}
R_{e f f} \approx \frac{\sum \frac{\pi \alpha_{i}^{2}}{4 \sqrt{C_{i} L}} R_{i}}{2 f_{s w}\left(\sum \alpha_{i}\right)^{2}} \tag{3.39}
\end{equation*}
$$

For the proposed 16-to-1 converter,

$$
\begin{equation*}
\alpha=\left[\frac{1}{16}, \frac{1}{16}, \frac{1}{8}, \frac{3}{4}\right] \tag{3.40}
\end{equation*}
$$

Considering $T_{i}=\pi \sqrt{C_{i} L}=\alpha_{i} / f_{s w}$, Eq.3.39 can be simplified to:

$$
\begin{equation*}
R_{e f f}=\frac{\pi^{2}}{8} \sum\left(\alpha_{i} R_{i}\right) \tag{3.41}
\end{equation*}
$$

For the proposed 16-to-1 converter,
$R_{1}=R_{o n 1}+R_{o n 2}+R_{o n 3}+R_{o n 4}+R_{o n 5}+R_{o n 6}+E S R_{C 1}+E S R_{C 2}+E S R_{C 3}+E S R_{C 4}+E S R_{C 5}+D C R_{L}$
$R_{2}=R_{o n 7}+R_{o n 12}+R_{o n 3}+R_{o n 4}+R_{o n 5}+R_{o n 6}+E S R_{C 1}+E S R_{C 2}+E S R_{C 3}+E S R_{C 4}+E S R_{C 5}+D C R_{L}$
$R_{3}=R_{o n 8}+R_{o n 13}+R_{o n 4}+R_{o n 5}+R_{o n 6}+E S R_{C 2}+E S R_{C 3}+E S R_{C 4}+E S R_{C 5}+D C R_{L}$
$R_{4}=\left(R_{o n 9}+R_{o n 14}+E S R_{C 3}\right)\left\|\left(R_{o n 10}+R_{o n 15}+E S R_{C 4}\right)\right\|\left(R_{o n 11}+R_{o n 16}+E S R_{C 5}\right)+D C R_{L}$
where $R_{i}$ is the equivalent resistance in the ith phase; $R_{\text {oni }}$ is the on-resistance of the ith switch; $E S R_{C i}$ and $D C R_{L}$ are the series resistance of $C_{i}$ and $L$ in Fig.3.1, respectively.

### 3.2.4 Parameters design

## Step 1: switches choosing

The ideal voltage stress of each switch is listed in Table 3.1.
Table 3.1: Ideal voltage stress of the switches in the proposed converter

| Switch | Ideal voltage stress |
| :---: | :---: |
| $S_{1}, S_{2}, S_{7}, S_{12}$ | $\frac{1}{2} V_{\text {in }}$ |
| $S_{3}, S_{8}, S_{13}$ | $\frac{1}{4} V_{\text {in }}$ |
| $S_{9}, S_{14}$ | $\frac{3}{16} V_{\text {in }}$ |
| $S_{10}, S_{15}$ | $\frac{1}{8} V_{\text {in }}$ |
| $S_{4}, S_{5}, S_{6}, S_{11}, S_{16}$ | $\frac{1}{16} V_{\text {in }}$ |

## Step 2: switching frequency design

Switching loss for each power switch is given as:

$$
\begin{equation*}
P_{S W, i}=\left(Q_{G, i} V_{G S, i}+Q_{O S S, i} V_{B, i}\right) f_{S W} \tag{3.46}
\end{equation*}
$$

where $Q_{G, i}$ and $Q_{\text {oss, } i}$ are the total gate charge and output charge of switch, respectively; $V_{G S, i}$ and $V_{B, i}$ are the gate-to-source voltage and voltage swing of the $i$-th power switch, respectively; $f_{S W}$ is the switching frequency. The total switching loss is:

$$
\begin{equation*}
P_{S W}=\sum_{i=1}^{16}\left(Q_{G, i} V_{G S, i}+Q_{O S S, i} V_{B, i}\right) f_{S W} \tag{3.47}
\end{equation*}
$$

The total conduction loss is given as:

$$
\begin{equation*}
P_{\text {Cond }}=I_{\text {out }}^{2} R_{e f f}^{\prime} \tag{3.48}
\end{equation*}
$$

where $R_{\text {eff }}^{\prime}$ is similar to $R_{e f f}$ in Eq.3.41 but excluding the parasitic resistances of capacitors and inductor. To optimize the efficiency of the proposed converter, Eq.3.47 and Eq.3.48 needs to be equal at the optimal load. Thus, a nearly optimum switching frequency 15 kHz can be obtained. In practical, to offset the impacts of component tolerance variations and to lower the RMS current of switches, capacitors and inductor, the converter is run at a slightly higher frequency [2].

## Step 3: capacitors values design

The voltage ripple of each flying capacitors are shown in Eq.3.49-Eq.3.51.

$$
\begin{gather*}
\Delta V_{C 1}=\frac{I_{\text {out }, \max } \times T_{\phi_{1}}}{C_{1}}=\frac{I_{\text {out }, \text { max }} \times \frac{1}{16}}{f_{S W} \frac{1}{36} C}  \tag{3.49}\\
\Delta V_{C 2}=\frac{I_{\text {out }, \max } \times T_{\phi_{3}}}{C_{2}}=\frac{I_{\text {out }, \text { max }} \times \frac{1}{8}}{f_{S W} \frac{1}{9} C}  \tag{3.50}\\
\Delta V_{C 3,4,5}=\frac{I_{\text {out }, \max } \times T_{\phi_{4}}}{C_{3,4,5}}=\frac{I_{\text {out }, \max } / 3 \times \frac{3}{4}}{f_{S W} C} \tag{3.51}
\end{gather*}
$$

Thus, the biggest voltage ripple occurs at capacitor $C_{1}$. Ideally, in resonant mode, ripple voltage can be as large as the DC voltage of the capacitor [33]. But the choosing of voltage ripple is also limited by the voltage stress of the connected switches.

## Step 4: inductor value design

Combining Eq.3.28-Eq.3.33, the inductor value can be deduced as:

$$
\begin{equation*}
L=\frac{1}{\pi^{2} f_{S W}^{2} \frac{16}{3} C} \tag{3.52}
\end{equation*}
$$

### 3.3 SIMULATION RESULTS

The converter was designed and simulated in cadence. Table 3.2 lists the component parameters and operating parameters. The GaN Spectre model of EPC2024 and

Table 3.2: Component parameters

| Parameter Name | Parameter Symbol | Parameter Value |
| :---: | :---: | :---: |
| Input voltage | $V_{\text {in }}$ | 48 V |
| Output voltage | $V_{\text {out }}$ | 3 V |
| Switching frequency | $f_{S W}$ | 30 kHz |
| Flying capacitors | $C_{3}, C_{4}, C_{5}$ | $375 \mu \mathrm{~F}$ |
|  | $C_{2}$ | $41.7 \mu \mathrm{~F}$ |
|  | $C_{1}$ | $10.42 \mu \mathrm{~F}$ |
| Output capacitor | $C_{L}$ | $220 \mu \mathrm{~F}$ |
| Inductor | $L$ | $225 \mathrm{nH}, 0.63 \mathrm{~m} \Omega$ |
| Power switches | $S_{1}, S_{2}, S_{7}, S_{12}$ | EPC 2024 |
|  | others | EPC 2023 |

EPC2023 provided by EPC are used. The dead-time between each phase is set to 10 ns.

Fig.3.6 illustrates the output voltage, inductor current and flying capacitor voltages waveforms with an 8 -A load. The converter exhibits an output voltage of 2.96 V with a voltage ripple of 72 mV . The converter is also able to handle large load transient, shown in Fig.3.7. When load current steps up from o A to the maximum load current 30 A , the undershoot voltage is 0.8 V and the recovery time is about $40 \mu \mathrm{~s}$. When load current steps down, the recovery time is $100 \mu \mathrm{~s}$, and the overshoot voltage is 0.82 V .

The simulated efficiency values and output voltage in a range of load current are shown in Fig.3.8 and Fig.3.9, respectively. The converter achieves a peak efficiency of $96.94 \%$ at 8.4 -A load. For a large range of load current from 2.5 A to maximum 30 A , the efficiency is above $95 \%$. For the output voltage, the average value drops to about 2.863 V at the maximum load of 30 A .

Table 3.3 compares this proposed resonant converter with other state-of-the-art designs. Compared with [2], [36] and [33], the proposed converter achieves a higher voltage conversion ratio, 16 -to-1. For a 48 V input voltage, 3 V output voltage can be obtained. Compared with [11] and [10], with same conversion ratio, the proposed converter achieves much higher efficiency, more than $6 \%$ and $3 \%$, respectively.


Figure 3.6: Simulated key voltages and currents of the proposed converter


Figure 3.7: Simulated load transient responses between o and maximum load


Figure 3.8: Simulated power efficiency


Figure 3.9: Simultaed output voltage versus the load current
Table 3.3: Comparison of this work and the previous work

| Topology | Voltage ratio | Output <br> current | Power efficiency <br> (without gate driving loss) |
| :---: | :---: | :---: | :---: |
| This work <br> $(3 \Phi-$ SC series-parallel) | 48 -to-3V | 30 A | full load: $95.0 \%$, peak: $96.94 \%$ |
| Cascaded series-parallel [2] | 48 -to-6V | 70 A | full load: $95.3 \%$, peak: $98.6 \%$ |
| Multi-resonant doubler [36] | 48 -to-6V | 40 A | full load: $96.0 \%$, peak: $98.6 \%$ |
| $\operatorname{Re} 3 \Phi-S C[33]^{\text {SDIH Dickson[11] }}$ | 48 -to-12V | 10 A | full load: $<90 \%$, peak: $\sim 98 \%$ |
| DIH Dickson[10] | 48 -to-3V 3 V | 45 A | full load: $<90 \%$, peak: $89.8 \%$ |
|  | 50 A | full load: $\sim 91 \%$, peak: $93.8 \%$ |  |

## 4 FUTURE WORK

### 4.1 FUTURE WORK FOR THE 1O-LEVEL DIHC CONVERTER

Potential further improvements to this design are listed below:

- Split phase control to properly regulate the turn-on time of the high-side switches can be done to eliminate the charge redistribution loss.
- Switch's sizing and switching frequency can be chosen carefully to achieve a better efficiency.


### 4.2 FUTURE WORK FOR THE $48 \mathrm{~V} / 3 \mathrm{~V}$ MULTI-RESONANT DCDC CONVERTER

In the current design, only the topology is proposed and the calculation method of each parameter is given. Potential further work to this design are listed below:

- The type of switches can be selected carefully to reach a better efficiency for this converter. Five switches in the topology have an ideal voltage stress of only 3 V . GaN switch may not be a best choice for them.
- PCB test is expected to be done to verify the performance of the proposed converter.
- Although there is no necessity for regulation of the output voltage in the first stage of the $48-\mathrm{V}$ architecture, feedback control is important when this converter is used in other applications. A potential feedback strategy for a resonant-mode converter is to use the off-time modulation [33].

In this thesis, a 10 -level DIHC is presented, which converts 48 V directly to 1 V at $1-\mathrm{MHz}$ switching frequency for data center applications. The proposed converter takes full advantage of the voltage pressure on the $5-\mathrm{V}$ transistors. This converter exhibits higher efficiency and improved power density compared with the state-of-the-art works, achieving $90.6 \%$ peak power efficiency with loads up to 18 A and about $2093 \mathrm{~W} /$ in $^{3}$ power density. Besides, the efficiency can stay above $80 \%$ in a large range of load current from 2 A to 18 A . The performance of the proposed design has been well verified with post-layout simulations designed in a o.18- $\mu \mathrm{m}$ BCD technology.

Also, this thesis proposes a novel 16-to-1 multi-resonant DC-DC converter to convert 48 V to 3 V . With multi-phase operation, the proposed converter uses fewer components than the traditional two-phase SC converter. Besides, the resonant operation mode further improves the efficiency. GaN devices with small on-resistance are used to reduce the power loss of switches. Simulation results show that a peak efficiency of $96.94 \%$ can be obtained. The maximum load is up to 30 A , with a full load efficiency of $95 \%$. And for a large range of load current from 2.5 A to maximum load, the efficiency can be above $95 \%$.

## LIST OF PUBLICATIONS

Y Hua, Q Lu, S Li, S Du, "A 90.6\% Efficient, o.333 W/mm² Power Density Direct 48V-to-1V DIHC with Delay-line Based V2D Controller," IEEE Transactions on Circuits and Systems II: Express Briefs, 2022. (Under review)

## BIBLIOGRAPHY

[1] Data center power consumption.
[2] Rose A. Abramson, Zichao Ye, Ting Ge, and Robert C.N. Pilawa-Podgurski. A high performance 48 -to- 6 v multi-resonant cascaded series-parallel (casp) switched-capacitor converter. In 2021 IEEE Applied Power Electronics Conference and Exposition (APEC), pages 1328-1334, 2021.
[3] Ali M. S. Al-bayati, Salah S. Alharbi, Saleh S. Alharbi, and Mohammad Matin. A comparative design and performance study of a non-isolated dc-dc buck converter based on si-mosfet/si-diode, sic-jfet/sic-schottky diode, and gan-transistor/sic-schottky diode power devices. In 2017 North American Power Symposium (NAPS), pages 1-6, 2017.
[4] David Baba. Benefits of a multiphase buck converter. Texas Instruments Incorporated, 2012, 2012.
[5] Haixiao Cao, Xu Yang, Chenkang Xue, Lenian He, Zhichao Tan, Menglian Zhao, Yong Ding, Wuhua Li, and Wanyuan Qu. A 12-level series-capacitor 48-1v dc-dc converter with on-chip switch and gan hybrid power conversion. IEEE Journal of Solid-State Circuits, 56(12):3628-3638, 2021.
[6] Chen Chen, Jin Liu, and Hoi Lee. A $92.7 \%$-efficiency $30 a 48 \mathrm{v}$-to-1v dual-path hybrid dickson converter for pol applications. In 2021 IEEE Energy Conversion Congress and Exposition (ECCE), pages 1989-1994, 2021.
[7] Lin Cheng, Yonggen Liu, and Wing-Hung Ki. A 10/30 mhz fast referencetracking buck converter with dda-based type-iii compensator. IEEE Journal of Solid-State Circuits, 49(12):2788-2799, 2014.
[8] Ratul Das and Hanh-Phuc Le. A regulated 48v-to-1v/100a 90.9\%-efficient hybrid converter for pol applications in data centers and telecommunication systems. In 2019 IEEE Applied Power Electronics Conference and Exposition (APEC), pages 1997-2001, 2019.
[9] Ratul Das, Gab-Su Seo, and Hanh-Phuc Le. A 120v-to-1.8v 91.5\%-efficient 36-w dual-inductor hybrid converter with natural soft-charging operations for direct extreme conversion ratios. In 2018 IEEE Energy Conversion Congress and Exposition ( $E C C E$ ), pages 1266-1271, 2018.
[10] Nathan M. Ellis and Robert C.N. Pilawa-Podgurski. Modified split-phase switching with improved fly capacitor utilization in a 48 v -to-pol dual inductor hybriddickson converter. In 2021 IEEE Energy Conversion Congress and Exposition (ECCE), pages 1735-1740, 2021.
[11] Nathan M. Ellis and Robert C.N. Pilawa-Podgurski. A symmetric dual-inductor hybrid dickson converter for direct 48v-to-pol conversion. In 2022 IEEE Applied Power Electronics Conference and Exposition (APEC), pages 1267-1271, 2022.
[12] P. Favrat, P. Deval, and M.J. Declercq. A high-efficiency cmos voltage doubler. IEEE Journal of Solid-State Circuits, 33(3):410-416, 1998.
[13] Minxiang Gong, Xin Zhang, and Arijit Raychowdhury. Non-isolated 48v-to-1v heterogeneous integrated voltage converters for high performance computing in data centers. In 2020 IEEE 63 rd International Midwest Symposium on Circuits and Systems (MWSCAS), pages 411-414, 2020.
[14] Himanshu and Rintu Khanna. Various control methods for dc-dc buck converter. In 2012 IEEE Fifth Power India Conference, pages 1-4, 2012.
[15] Cheng Huang and Philip K. T. Mok. A delay-line-based voltage-to-duty-cycle controller for high-frequency pwm switching converters. IEEE Transactions on Circuits and Systems II: Express Briefs, 62(8):751-755, 2015.
[16] K. I. Hwu, Jenn-Jong Shieh, and Wen-Zhuang Jiang. Analysis and design of type 3 compensator for the buck converter based on psim. In 2018 13th IEEE Conference on Industrial Electronics and Applications (ICIEA), pages 1010-1015, 2018.
[17] Xiangyu Ji, Yizhong Yang, and Feng Chen. Research and design of a stepdown regulator with wide input voltage. Journal of Hefei University of Technology, 36(7):794-797, 2013.
[18] Edward A. Jones, Fei Fred Wang, and Daniel Costinett. Review of commercial gan power devices and gan-based converter design challenges. IEEE Journal of Emerging and Selected Topics in Power Electronics, 4(3):707-719, 2016.
[19] Jin Woong Kwak and D. Brian Ma. Comparative topology and power loss analysis on 48 v -to-1v direct step-down non-isolated dc-dc switched-mode power converters. In 2020 IEEE Energy Conversion Congress and Exposition (ECCE), pages 943-949, 2020.
[20] Yutian Lei, Wen-Chuen Liu, and Robert Carl Nikolai Pilawa-Podgurski. An analytical method to evaluate and design hybrid switched-capacitor and multilevel converters. IEEE Transactions on Power Electronics, 33(3):2227-2240, 2018.
[21] Yutian Lei, Ryan May, and Robert Pilawa-Podgurski. Split-phase control: Achieving complete soft-charging operation of a dickson switched-capacitor converter. IEEE Transactions on Power Electronics, 31(1):770-782, 2016.
[22] Yutian Lei and Robert Carl Nikolai Pilawa-Podgurski. A general method for analyzing resonant and soft-charging operation of switched-capacitor converters. IEEE Transactions on Power Electronics, 30(10):5650-5664, 2015.
[23] Yutian Lei, Zichao Ye, and Robert C. N. Pilawa-Podgurski. A gan-based $97 \%$ efficient hybrid switched-capacitor converter with lossless regulation capability. In 2015 IEEE Energy Conversion Congress and Exposition (ECCE), pages 4264-4270, 2015.
[24] Yilei Li, Yu Wang, Na Yan, Xi Tan, and Hao Min. A subthreshold mosfet bandgap reference with ultra-low power supply voltage. In 2011 9th IEEE International Conference on ASIC, pages 862-865, 2011.
[25] M.S. Makowski. Realizability conditions and bounds on synthesis of switchedcapacitor dc-dc voltage multiplier circuits. IEEE Transactions on Circuits and Systems I: Fundamental Theory and Applications, 44(8):684-691, 1997.
[26] Sarah Pasternak, Christopher Schaef, and Jason Stauth. Equivalent resistance approach to optimization, analysis and comparison of hybrid/resonant switchedcapacitor converters. In 2016 IEEE 17th Workshop on Control and Modeling for Power Electronics (COMPEL), pages 1-8, 2016.
[27] Jan S. Rentmeister and Jason T. Stauth. A 48v:2v flying capacitor multilevel converter using current-limit control for flying capacitor balance. In 2017 IEEE Applied Power Electronics Conference and Exposition (APEC), pages 367-372, 2017.
[28] Peter Renz, Maik Kaufmann, Michael Lueders, and Bernhard Wicht. Switch stacking in power management ics. IEEE Journal of Emerging and Selected Topics in Power Electronics, 9(3):3735-3743, 2021.
[29] Gab-Su Seo, Ratul Das, and Hanh-Phuc Le. A $95 \%$-efficient 48v-to-1v/10a vrm hybrid converter using interleaved dual inductors. In 2018 IEEE Energy Conversion Congress and Exposition (ECCE), pages 3825-3830, 2018.
[30] Minkyu Song, Lei Chen, Joseph Sankman, Stephen C. Terry, and Dongsheng Brian Ma. 16.7 a 20 v 8.4 W 20mhz four-phase gan dc-dc converter with fully on-chip dual-sr bootstrapped gan fet driver achieving 4 ns constant propagation delay and ins switching rise time. 2015 IEEE International Solid-State Circuits Conference - (ISSCC) Digest of Technical Papers, pages 1-3, 2015.
[31] Zhiyuan Tang. Research on gan power device based dc-dc switching power supply control chip. Master's thesis, Zhejiang University, 2020.
[32] Lee Teschler. Powering graphics processors from a 48-v bus.
[33] Chuang Wang, Yan Lu, Nan Sun, and Rui P. Martins. A 3-phase resonant switched-capacitor converter for data center 48 -v rack power distribution. IEEE Transactions on Circuits and Systems I: Regular Papers, 68(6):2714-2724, 2021.
[34] Dong Yan, Xugang Ke, and D. Brian Ma. Direct 48-/1-v gan-based dc-dc power converter with double step-down architecture and master-slave aozt control. IEEE Journal of Solid-State Circuits, 55(4):988-998, 2020.
[35] Renhui Yan, Jianxiong Xi, and Lenian He. A $2-10 \mathrm{mhz}$ gan hemts half-bridge driver with bandgap reference comparator clamping and dual level shifters for automotive applications. IEEE Transactions on Industrial Electronics, 67(2):14461454, 2020.
[36] Zichao Ye, Rose A. Abramson, and Robert C. N. Pilawa-Podgurski. A 48-to-6 v multi-resonant-doubler switched-capacitor converter for data center applications. In 2020 IEEE Applied Power Electronics Conference and Exposition (APEC), pages 475-481, 2020.
[37] Zichao Ye, Yutian Lei, Zitao Liao, and Robert Carl Nikolai Pilawa-Podgurski. Investigation of capacitor voltage balancing in practical implementations of flying capacitor multilevel converters. IEEE Transactions on Power Electronics, 37(3):29212935, 2022.
[38] Bing Yuan, Jing Ying, Wai Tung Ng, Xin-Quan Lai, and Ling-Fei Zhang. A high-voltage dc-dc buck converter with dynamic level shifter for bootstrapped high-side gate driver and diode emulator. IEEE Transactions on Power Electronics, 35(7):7295-7304, 2020.
fíUDelft

