

Delft University of Technology

## A Sub-1 V Capacitively Biased BJT-Based Temperature Sensor With an Inaccuracy of ± 0.15 ° C (3 σ ) From – 55 ° C to 125 ° C

Tang, Zhong; Pan, Sining; Grubor, Miloš; Makinwa, Kofi A.A.

DOI 10.1109/JSSC.2023.3308554

**Publication date** 2023 **Document Version** Final published version

Published in IEEE Journal of Solid-State Circuits

### Citation (APA)

Tang, Z., Pan, S., Grubor, M., & Makinwa, K. A. A. (2023). A Sub-1 V Capacitively Biased BJT-Based Temperature Sensor With an Inaccuracy of  $\pm 0.15 \circ C$  (3  $\sigma$ ) From – 55  $\circ C$  to 125  $\circ C$ . *IEEE Journal of Solid-State Circuits*, *58*(12), 3433-3441. https://doi.org/10.1109/JSSC.2023.3308554

#### Important note

To cite this publication, please use the final published version (if applicable). Please check the document version above.

Copyright Other than for strictly personal use, it is not permitted to download, forward or distribute the text or part of it, without the consent of the author(s) and/or copyright holder(s), unless the work is under an open content license such as Creative Commons.

#### Takedown policy

Please contact us and provide details if you believe this document breaches copyrights. We will remove access to the work immediately and investigate your claim.

# Green Open Access added to TU Delft Institutional Repository

# 'You share, we take care!' - Taverne project

https://www.openaccess.nl/en/you-share-we-take-care

Otherwise as indicated in the copyright section: the publisher is the copyright holder of this work and the author uses the Dutch legislation to make this work public.

# A Sub-1 V Capacitively Biased BJT-Based Temperature Sensor With an Inaccuracy of $\pm 0.15$ °C (3 $\sigma$ ) From -55 °C to 125 °C

Zhong Tang<sup>®</sup>, *Member, IEEE*, Sining Pan<sup>®</sup>, *Member, IEEE*, Miloš Grubor, and Kofi A. A. Makinwa<sup>®</sup>, *Fellow, IEEE* 

Abstract—This article presents a sub-1 V bipolar junction transistor (BJT)-based temperature sensor that achieves both high accuracy and high energy efficiency. To avoid the extra headroom required by conventional current sources, the sensor's diode-connected BJTs are biased by precharging sampling capacitors to the supply voltage and then discharging them through the BJTs. This capacitive biasing technique requires little headroom (~150 mV), and simultaneously samples the BJTs' base-emitter voltages. The latter are then applied to a switched-capacitor (SC)  $\Delta\Sigma$  ADC to generate a digital representation of temperature. For robust sub-1 V operation and high energy efficiency, the ADC employs auto-zeroed inverter-based integrators. Fabricated in a standard 0.18- $\mu$ m CMOS process, the sensor occupies 0.25 mm<sup>2</sup> and consumes 810 nW from a 0.95-V supply at room temperature. It achieves an inaccuracy of  $\pm 0.15$  °C (3 $\sigma$ ) from -55 °C to 125 °C after a 1-point trim, which is at par with the state-of-the-art. It also achieves a resolution figure of merit (FoM) of 0.34 pJ·K<sup>2</sup>, which is more than 6x lower than that of state-of-the-art BJTbased sensors with similar accuracy.

Index Terms— $\Delta\Sigma$  ADC, capacitively biased bipolar junction transistor (BJT), inverter-based amplifier, temperature sensor, temperature to digital converter.

#### I. INTRODUCTION

MOS temperature sensors are widely used in IoT applications, such as wireless sensing nodes and environmental

Manuscript received 16 May 2023; revised 26 July 2023; accepted 15 August 2023. Date of publication 18 September 2023; date of current version 28 November 2023. This article was approved by Associate Editor Drew Hall. (*Corresponding author: Zhong Tang.*)

Zhong Tang was with the Electronic Instrumentation Laboratory, Microelectronics Department, Faculty of Electrical Engineering, Mathematics and Computer Science (EEMCS), Delft University of Technology, 2628 CD Delft, The Netherlands. He is now with Vango Technologies Inc., Hangzhou 310053, China (e-mail: z.tang-1@tudelft.nl).

Sining Pan was with the Electronic Instrumentation Laboratory, Microelectronics Department, Faculty of Electrical Engineering, Mathematics and Computer Science (EEMCS), Delft University of Technology, 2628 CD Delft, The Netherlands. He is now with the School of Integrated Circuits, Tsinghua University, Beijing 100084, China.

Miloš Grubor was with the Electronic Instrumentation Laboratory, Microelectronics Department, Faculty of Electrical Engineering, Mathematics and Computer Science (EEMCS), Delft University of Technology, 2628 CD Delft, The Netherlands. He is now with Analog Devices, EH12 5HD Edinburgh, U.K.

Kofi A. A. Makinwa is with the Electronic Instrumentation Laboratory, Microelectronics Department, Faculty of Electrical Engineering, Mathematics and Computer Science (EEMCS), Delft University of Technology, 2628 CD Delft, The Netherlands.

Color versions of one or more figures in this article are available at https://doi.org/10.1109/JSSC.2023.3308554.

Digital Object Identifier 10.1109/JSSC.2023.3308554

rst  $V_{DD}$ rst 1.4 125°C rst 1.2 27°C -55°C rst 0.8 ≥ ^° S1 ₽₩ 0.6 0.4 Cs 0.2 t<sub>1</sub> t<sub>2</sub> 10<sup>-10</sup> 10-8 10-6 10-4 time [s]

Fig. 1. Operating principle of the CBD structure.

monitoring [1], [2], [3]. In such applications, temperature sensors should achieve good accuracy over a wide temperature range. Furthermore, since the sensors are powered by batteries or by energy harvesting, they also need to be low-power and energy-efficient.

Bipolar junction transistor (BJT)-based sensors are widely favored for their excellent accuracy with a low-cost 1-point trim [4]. However, they typically dissipate  $\mu$ Ws of power and require supply voltages above 1 V [5], [6]. To further reduce their power dissipation, a lower supply voltage is desired. Although temperature sensors based on MOSFETs and resistors have demonstrated sub-1 V operation, this comes at the expense of accuracy [7], [8], [9], [10], [11].

To achieve both low-power dissipation and good accuracy, temperature sensors based on the capacitively biased "diode" (CBD) technique have been proposed [12], [13], [14]. As shown in Fig. 1, this involves charging a sampling capacitor  $C_S$  to the supply voltage  $V_{DD}$  and then discharging it across a diode. The resulting voltage across the diode over time can be expressed as [15]

$$V_D(t) = -mV_T \cdot \ln\left[\exp\left(\frac{-V_{\rm DD}}{mV_T}\right) + \frac{I_S}{mV_T C_S}t\right]$$
(1)

where *m* is the nonideality factor of the diode,  $V_T$  is the thermal voltage, and  $I_S$  is the saturation current of the diode. After a short settling time (tens of ns), the impact of the  $\exp(-V_{\text{DD}}/mV_T)$  term becomes negligible, and the residual voltage  $V_D$  on  $C_S$  will be determined by the diode's I/V characteristic, resulting in a supply independent logarithmic

0018-9200 © 2023 IEEE. Personal use is permitted, but republication/redistribution requires IEEE permission.

See https://www.ieee.org/publications/rights/index.html for more information.

function of time [15], [16]. During this region, the bias current of the diode  $I_D$  is proportional to  $mV_TC_S/t$ . When the discharging time  $t_1$  is fixed, the resulting voltage  $V_{D1}$  will be complementary to absolute temperature (CTAT). A proportional to absolute temperature (PTAT) voltage  $\Delta V_D$  can then be generated by subtracting the outputs of two CB diodes  $(V_{D1}-V_{D2})$  with a fixed discharging time ratio  $(t_2/t_1)$ . Compared to the constant-current source biasing used in conventional temperature sensors, capacitive biasing requires little headroom and enables sub-1 V operation even at low temperatures when  $V_D$  is around 0.8 V [12], [16]. By using the CBD principle, several smart temperature sensors based on bulk diodes [12], dynamic threshold MOS transistors (DTMOSTs) [13], and diode-connected BJT [14] have been realized. Although these designs achieve sub-1-V operation, their relative inaccuracy (RIA) is much higher than that of conventional BJT-based designs with current source biasing [5], [6], [17].

In this article, which is an extended version of [18], the design of a sub-1-V CB p-n-p-based temperature sensor with both high accuracy and high energy efficiency is presented. It employs a CB p-n-p-based front-end and a switched-capacitor (SC)  $\Delta\Sigma$  ADC to generate a digital representation of temperature. Dynamic techniques like auto-zeroing, chopping, and dynamic element matching (DEM) are used to mitigate circuit errors. For sub-1V operation and high energy efficiency, the ADC employs auto-zeroed inverter-based integrators. The sensor achieves a 1-point-trimmed inaccuracy of  $\pm$  0.15 °C ( $3\sigma$ ) from -55 °C to 125 °C, which is at par with the state-of-the-art, as well as a resolution figure of merit (FoM) of 0.34 pJ · K<sup>2</sup>, which is more than 6× better than that of state-of-the-art BJT-based sensors with similar accuracy.

The rest of this article is organized as follows. The error sources of previous CB p-n-p front-ends are analyzed and an improved front-end is proposed in Section II. Section III describes how the proposed front-end can be merged with the first integrator of a SC  $\Delta\Sigma$  ADC. Furthermore, a charge-balancing  $\Delta\Sigma$  modulator-based readout scheme is presented. Its circuit implementation is then described in Section IV. In Section V, the measurement results of the sensor are presented and compared to the state-of-the-art. Finally, conclusions are drawn.

#### II. CB P-N-P FRONT-END

Due to their ready availability, parasitic p-n-ps are widely used as the temperature sensing elements of CMOS temperature sensors. After a 1-point trim, the relative inaccuracy (RIA) of such designs is typically less than 0.2% over the military temperature range [2], [5], [6]. In such designs, however, the p-n-ps are biased by constant current sources, whose headroom limits their minimum supply voltage to about 1.2 V at cold temperatures, when  $V_{BE}$  approaches 0.8 V. In a bid to achieve lower supply voltages, the CBD technique can be used. In [14], a CB p-n-p-based temperature sensor is proposed that can operate from sub-1 V supply voltages and achieves a good energy efficiency of 3.2 pJ  $\cdot$  K<sup>2</sup>. However, its RIA (0.67%) is still much higher than that of state-of-the-art designs. The goal of this work is to bridge this gap.



Fig. 2. (a) Block diagram of the CB p-n-p in [4]. (b) Block diagram of the proposed CB p-n-p.

#### A. Error Sources of the CB P-N-P

Fig. 2(a) illustrates the operation of the CB front-end used in [14]. Ideally,  $V_{\text{BE}}$  is solely determined by the p-n-p's I/V characteristic at the sampling moment [16]

$$V_{\rm BE} = V_T \cdot \ln\left(\frac{V_T \cdot C_S}{t \cdot I_S}\right) \tag{2}$$

where  $V_T$  is the thermal voltage and t is the discharging time. Apart from the process spread of the p-n-p itself, another important source of error in the sampled  $V_{\rm BE}$  is the voltage drop across the ON-resistance  $R_{\rm ON}$  of the switch  $S_1$ . Since  $\Delta V_{\rm BE}$  is generated by two CB p-n-ps with different discharging times

$$\Delta V_{\rm BE} = V_T \cdot \ln\left(\frac{t_2}{t_1}\right) + R_{\rm ON} \cdot (I_{E1} - I_{E2}) \tag{3}$$

where  $t_1$  and  $t_2$  are the discharging times, and  $I_{E1}$  and  $I_{E2}$ are the corresponding emitter currents of the BJTs. If  $t_1$  is much smaller than  $t_2$ , then  $I_{E1} \gg I_{E2}$  and the error in  $\Delta V_{BE}$ voltage will be dominated by the  $R_{ON} \cdot I_{E1}$  term. Assuming that the temperature sensitivity of  $\Delta V_{BE}$  is 300  $\mu$ V/°C, then with  $R_{ON} = 1 \ k\Omega$  and  $I_{E1} = 100 \ nA$ , the IR drop will cause an error of more than 0.3 °C. Although this can be mitigated by reducing  $R_{ON}$ , this can be challenging with a sub-1 V supply. During the discharging phase, the voltage on the switch will change from  $V_{DD}$  to  $V_{BE}$ , necessitating the use of a large switch whose charge injection and leakage will then become significant error sources.

#### B. Proposed CB P-N-P With Base Switching

To relax the switch  $R_{ON}$  requirement, an improved CB p-n-p front-end is proposed. As shown in Fig. 2(b), the discharging time is set by switching the base of a CB p-n-p. Compared to switching its emitter [14], this reduces the switch current by a factor  $(1+\beta)$ , where  $\beta$  is the BJT's current gain. Furthermore, since the switch is now connected to ground rather than to  $V_{BE}$ , a sufficiently low  $R_{ON}$  can be achieved with a much smaller switch, thus mitigating errors due to charge injection and leakage. At the end of the sampling phase, the p-n-p can be turned off by switching its base to a higher cut-off voltage, denoted as  $V_B$ . To ensure that the p-n-p is turned off in a supply independent manner,  $V_B$  is designed to be a copy of  $V_{BE}$ , which can be provided by an auxiliary CB p-n-p with conventional emitter switching [Fig. 2(a)].



Fig. 3. Digitizing the ratio of  $\Delta V_{BE}$  and  $V_{BE}$  (left); linearization of  $\mu$  (right).

To optimize the energy efficiency of the sensor, it is desirable to maximize  $\Delta V_{\rm BE}$  by biasing the p-n-ps at a high current density ratio (CDR). This is usually done by combining several unit current sources and/or p-n-ps, which then need complex DEM schemes to mitigate mismatch [6]. In the case of capacitive biasing, however, the p-n-p's current at the sampling moment is set by the discharging time, and so the CDR can be accurately defined by using a clock divider to set the discharge time ratio  $(t_2/t_1)$  of two CB p-n-ps [12], [16]. To mitigate charge redistribution errors, the sampling capacitors  $C_{S}$  (4 pF) in this work are made much larger than the parasitic capacitors of the p-n-ps and switches (tens of fF). This choice also ensures good matching, low kT/C noise, and mitigates the effect of switch charge injection. A time ratio of 32 ( $t_1 = 1 \ \mu s$ ,  $t_2 = 32 \ \mu s$ ) is chosen to achieve a good balance between energy efficiency and accuracy. Both discharging times are defined by a 1-MHz system clock.

#### **III. READOUT SCHEME**

SC  $\Delta\Sigma$  ADCs are widely used in precision BJT-based temperature sensor designs due to their high accuracy. As in [14], the sampled voltages  $V_{BE}$  and  $\Delta V_{BE}$  generated by the CB p-n-p pairs can be applied to a charge-balancing  $\Delta\Sigma$  modulator to obtain a digital representation of temperature. As shown in Fig. 3, by using  $\Delta V_{BE} = V_{BE1}-V_{BE2}$  as the input signal, and  $V_{BE1}$  as the reference voltage, the modulator's bitstream average  $\mu = \Delta V_{BE}/V_{BE1}$  is a well-defined function of temperature [14], [19]. As shown in [20], better use of the ADC's dynamic range can be made by digitizing  $3\Delta V_{BE}/V_{BE1}$ . Although  $\mu$  is a nonlinear function of temperature, it can be linearized by computing

$$\mu_{\rm lin} = \frac{\alpha \cdot \mu}{(\alpha + \alpha_{\rm trim}) \cdot \mu + 3} \tag{4}$$

where  $\alpha$  is a digital constant and  $\alpha_{\text{trim}}$  implements a PTAT trim that corrects the spread of  $V_{\text{BE1}}$  [5]. After this, the temperature output in degrees Celsius can be calculated from  $A \cdot \mu_{\text{lin}} - B$ , where A and B are fitting parameters.

#### A. Charge-Balancing $\Delta \Sigma$ Modulator

To digitize  $\mu = 3\Delta V_{BE}/V_{BE1}$ , one solution is to use three CB pairs to generate  $3\Delta V_{BE}$  as the input signal, and then use another CB pair to generate 0 or  $-V_{BE1}$ . This scheme, depicted in Fig. 4(a), requires a total of four CB pairs. By considering the error voltage *e* at the input of the loop filter, the circuit implementation can be further simplified. As illustrated in Fig. 4(b), when the output bitstream (BS) is 0, three CB pairs are configured to transfer a charge proportional to  $3\Delta V_{BE}$ , while when the BS is 1, one of them is configured to generate  $-V_{BE2}$ , thus transferring a charge proportional to



Fig. 4. (a) Simplified diagram of the direct  $\Delta\Sigma$  modulator. (b) Simplified diagram of the proposed charge-balancing  $\Delta\Sigma$  modulator.

 $2\Delta V_{BE} - V_{BE2}$ . This generates the same error signal as Fig. 4(a) scheme, but it only requires three CB pairs.

#### B. CB P-N-P in an SC Integrator

The output of the CB pair is held on capacitors  $C_S$ , which has limited driving capability. As in [14], the CB pair is directly embedded into the first SC integrator of the ADC. To achieve this, the traditional sampling phase of the SC integrator is split into two sub-phases. This is illustrated in Fig. 5, for a single-ended integrator. Initially,  $C_S$  is precharged to  $V_{DD}$  by turning on SW<sub>1,2</sub> in the reset phase (Fig. 5, top-left). Next, SW<sub>1</sub> is turned off and SW<sub>3</sub> is turned on, causing  $C_S$ to discharge via the p-n-p and  $SW_{2,3}$  (Fig. 5, top-right). Then  $SW_{2,3}$  are opened to stop the discharge and sample  $V_{BE}$  on  $C_S$ (Fig. 5, bottom-left). At the sampling moment, the voltage drop across SW<sub>3</sub> due to the p-n-p's base current is negligibly small, while the PVT-dependent voltage drop across SW2 does not affect the sampled  $V_{\text{BE}}$ . Finally, SW<sub>4,6</sub> are closed to transfer the sampled  $V_{\rm BE}$  on  $C_S$  to the integration capacitor  $C_{\text{INT}}$  and the base of the p-n-p is connected to  $V_B$  ( $\sim V_{\text{BE}}$ ).

Fig. 6(a) shows the differential circuit diagram of a CB pair that is connected to a SC integrator, with the corresponding control timing signals in Fig. 6(b). By applying different discharging times  $t_2$  and  $t_1$  for the CB pair,  $\Delta V_{BE}$  can be generated and processed by the loop filter. Controlled by the  $\Phi_{0+}$  signal, one side of the CB pair can be connected to ground, thus generating a differential charge proportional to  $-V_{BE2}$ . With  $t_2 = 32 \ \mu s$ , the sampling frequency is approximately 15.6 kHz.

#### IV. CIRCUIT IMPLEMENTATION

#### A. 1-bit Second-Order $\Delta \Sigma$ Modulator

Fig. 7 shows the circuit diagram of this sensor. A 1-bit second-order  $\Delta\Sigma$  modulator is chosen in this work.



Fig. 5. Single-ended diagram of the CB p-n-p in an SC integrator and its working state at each phase.



Fig. 6. (a) Differential circuit diagram of the CB p-n-p in an SC integrator.(b) Timing diagram of the CB p-n-p in an SC integrator.

Compared to the zoom-ADC used in [2], a simple 1-bit modulator minimizes the number of switches in the CB pairs, thus mitigating the impact of their nonidealities. A feed-forward architecture is used to reduce the output swing of the integrator, thus facilitating sub-1 V operation.

#### B. Auto-Zeroed Inverter-Based Amplifier

For robust sub-1 V operation and high energy efficiency, the modulator's integrators are built around inverter-based pseudodifferential amplifiers. One-half of the amplifier used in the first integrator is shown in Fig. 7 (right). During the sampling phase  $\Phi_1$ , its bias current (160 nA) is set by a constant-gm bias generator via an NMOS current mirror, and the gate voltages of  $M_{N1}$  and  $M_{P1}$  are stored on capacitors  $C_{AZN,P}$ , respectively. Thanks to the auto-zero operation, the offset and 1/f noise of the amplifier are mitigated. The size of the auto-zero capacitors  $C_{AZN,P}$  (17 pF) is chosen, such that the integrator's input noise is dominated by the kT/C noise of the CB pairs. During the integration phase  $\Phi_2$ , the cascode transistors  $M_{P2}$  and  $M_{N2}$  ensure high dc gain (>70 dB over corners) in the target 180-nm CMOS process. The second integrator uses a scaled version of this amplifier and draws 40 nA.

Compared to the inverter-based amplifier in [21], where a floating current source is required to set the bias current, the proposed biasing scheme reduces the amplifier's minimum supply voltage from  $2V_{gs} + V_{dsat}$  to  $V_{gs} + 2V_{dsat}$ , thus enabling sub-1 V operation with standard threshold voltage transistors. During the integration phase  $\Phi_2$ , the differential output swing ranges from  $\pm(V_{DD} - 4V_{dsat})$ , which remains larger than  $\pm 200$  mV over corners with a 0.9-V supply. The integration capacitor of the first integrator  $C_{INT}$  is chosen as 12 pF, which ensures that the integrator output remains in its linear range over corners.

#### C. Dynamic Techniques

To achieve a  $V_{\text{BE}}$ -limited inaccuracy, component mismatch in the sensor should be minimized. Several dynamic techniques are employed in this work. To accurately realize 3  $\Delta V_{\text{BE}}$ , DEM is implemented by rotating the CB pair used to generate  $-V_{\text{BE2}}$ . As in [5], a bitstream-controlled scheme is used, which is only activated when the BS is 1, since  $-V_{\text{BE2}}$ is only required in this state. The p-n-p and  $C_S$  mismatch inside the pair will also affect the accuracy of the generated



Fig. 7. Circuit diagram of the proposed CB-BJT based temperature sensor.



Fig. 8. 20 Monte-Carlo simulations including both process variation and mismatch after a 1-point PTAT trim. Top: real p-n-ps with ideal PTAT bias currents. Bottom: Real p-n-ps, switches, and capacitors. Dash lines indicate the  $3\sigma$  error.

 $\Delta V_{\text{BE}}$  voltage. This error is mitigated by using system-level low-frequency chopping (CHL), whose period is the same as the conversion time. Since the output voltage of the CB pairs is set by the clock timing, the input chopper is implemented by simply swapping the appropriate timing signals in the digital domain, thereby avoiding the need for extra analog switches. CHL also reduces the residual offset of the modulator caused by the charge injection mismatch and clock feedthrough of the switches.

#### D. Switches

To prevent CDR errors, and hence  $\Delta V_{BE}$  errors, the leakage current of the associated switches should be minimized at high temperatures. To achieve both low leakage and low  $R_{ON}$  with a sub-1 V supply, SW<sub>3,6</sub> in Fig. 5 are implemented with high-threshold-voltage (HVT) NMOS transistors driven by clock boosters [14]. As in [14], SW<sub>1</sub> is implemented by a minimum size T-switch to reduce the leakage current.

After circuit implementation, Monte-Carlo simulation is performed to evaluate the accuracy of the CB p-n-p with all the real switches. Compared to p-n-ps with ideal PTAT



Fig. 9. Die micrograph of the proposed temperature sensor.

bias currents, the CB p-n-ps achieve a similar inaccuracy ( $<\pm 0.2$  °C) from -55 °C to 125 °C after a 1-point PTAT trim (Fig. 8).

#### V. MEASUREMENT RESULTS

The proposed temperature sensor was fabricated in a standard 180-nm CMOS process with an area of 0.25 mm<sup>2</sup>. Fig. 9 shows the die photograph of this sensor. Most of it is occupied by the capacitors. Since metal-oxide-metal (MOM) capacitors scale well with process, a compact area can be achieved in an advanced process thanks to the capacitordominated design.

#### A. Power Consumption

As shown in Fig. 10, the sensor consumes 810 nW (620 nW analog, 190 nW digital) from a 0.95 V supply at room temperature, which increases to 2  $\mu$ W at 125 °C due to the PTAT bias current and leakage. All the required timing signals are generated ON-chip from a 1-MHz external clock. For flexibility, the sinc<sup>2</sup> decimation filter and the linearization of  $\mu$  are implemented OFF-chip.

#### B. FFTs and Resolution

Fig. 11 shows the FFTs of the sensor's bitstream at different temperatures, with the modulator operating in the freerunning mode. In a conversion time of 128 ms, it achieves a kT/C-limited resolution of 1.8 mKrms at room temperature, and less than 2.1 mKrms over temperature (Fig. 12). This corresponds to a resolution FoM of 0.34 pJ  $\cdot$  K<sup>2</sup> at room



Fig. 10. Power breakdown at different temperatures.



Fig. 11. FFTs of the sensor's bitstream at different temperatures.



Fig. 12. Measured resolution at different conversion times.

temperature, and less than 0.53 pJ  $\cdot$  K<sup>2</sup> over temperature, making it one of the most energy-efficient BJT-based sensors ever reported.



Fig. 13. Measured bitstream average  $\mu$  of 20 chips over temperature (left); inaccuracy after batch calibration (top-right) and 1-point PTAT calibration (bottom-right).



Fig. 14. Power supply sensitivity measurement at different temperatures.

Due to the use of large (12 pF) sampling capacitors to maximize accuracy, the resulting resolution (1.8 mK) exceeds the requirements of many applications. In future designs, these could be made smaller to reduce area and energy per conversion at the possible expense of accuracy.

#### C. Accuracy Measurement

As shown in Fig. 13 (left), the output of 20 chips in ceramic DIL packages was characterized from -55 °C to 125 °C. As expected, their BS average  $\mu$  is a nonlinear function of temperature. After linearization with a fixed  $\alpha$  (= 7.28), the sensor achieves a batch calibrated inaccuracy of  $\pm 0.45$  °C ( $3\sigma$ ). This improves to  $\pm 0.15$  °C ( $3\sigma$ ) after a 1-point PTAT trim, corresponding to an RIA of 0.17% (Fig. 13, right), which is at par with the state-of-the-art.

#### D. Supply Sensitivity

The sensor was also measured with different supply voltages over temperatures. As shown in Fig. 14, It can operate down to 0.9 V from -55 °C to 125 °C. The error only increases to 0.1 °C at -55 °C when operating with 0.9 V. This is due to the high  $V_{\rm BE}$  (~0.8 V) at low temperatures and some headroom (~150 mV) is necessary for the generated  $V_{\rm BE}$  to become



Fig. 15. Measured error with different input clock frequencies (normalized to 1 MHz).



Fig. 16. Measured batch-to-batch inaccuracy using the same parameters A = 604.26, B = 285.79,  $\alpha = 7.28$  from the first batch. Top: untrimmed inaccuracy; bottom: 1-pt trimmed inaccuracy; dash lines are  $\pm 3\sigma$  limits.

sufficiently supply independent in the CB p-n-p. Over a 0.95 V to 1.4 V supply range, the sensor achieves a maximum powersupply sensitivity (PSS) of 0.2 °C/V from -55 °C to 125 °C without calibration at different supply voltages.

#### E. Clock Sensitivity

In this work, the discharging time is defined from an external 1-MHz clock. However, changing the clock frequency will change the bias current of the BJT at the sampling moment, which will affect the generated  $V_{BE}$  voltage. Since  $\Delta V_{BE}$  is defined by the time ratio, it is independent of the time intervals. Seven sensors were measured with different system clock frequencies without any further calibration. Fig. 15 shows the measured error due to the clock frequency variation. It shows a clock sensitivity of only 62 mK/%, which is consistent among all chips. Thanks to the relatively low clock sensitivity, a lowcost *RC* oscillator can be used to provide the clock of the sensor, which can easily achieve a frequency inaccuracy of less than 1% after a 1-point trim [22].

#### F. Batch-to-Batch Variation

Batch-to-batch variation of the same design in the same package has also been investigated. Fig. 16 shows the measured inaccuracy from two batches. Using the parameters (A, B, and  $\alpha$ ) obtained from the first batch, the maximum

TABLE I BATCH TO BATCH VARIATION OF THE SENSOR AND BATCH CALIBRATION PARAMETERS

| Parameters                     | Batch1     | Batch2     |
|--------------------------------|------------|------------|
| Α                              | 604.26     | 604.40     |
| В                              | 285.79     | 286.00     |
| $\alpha$                       | 7.28       | 7.29       |
| Untrimmed Inaccuracy (°C)      | $\pm 0.45$ | $\pm 0.40$ |
| 1-pt PTAT Trim Inaccuracy (°C) | $\pm 0.15$ | ±0.17      |

error of sensors from the two batches is less than  $\pm 0.5$  °C without trim (Fig. 16, top).

After a 1-point PTAT trim by adjusting the  $\alpha_{\text{trim}}$  term in (4), while keeping the same coefficients from the first batch for all the sensors, the maximum error from two batches is  $\pm 0.27$  °C (Fig. 16, bottom). The increased inaccuracy is due to the slight shift optimal parameters (*A*, *B*, and  $\alpha$ ). Table I shows the sensor's inaccuracy after batch calibration is used to optimize these parameters. Together, the two batches then achieve an untrimmed inaccuracy of  $\pm 0.45$  °C ( $3\sigma$ ) and a 1-point PTAT trimmed inaccuracy of  $\pm 0.17$  °C from -55 °C to 125 °C.

#### G. On-Chip Digital Backend

The decimation and linearization of the sensor's bitstream output can readily be implemented ON-chip. For instance, a 1024-tap sinc<sup>2</sup> decimation filter can be implemented with an adder, a register, and an up/down counter to generate the filter coefficients. The CHL ripple can then be eliminated by averaging the decimated results of two conversions. The implementation of the linearization equation (4) can be simplified by approximating it by a 6th-order polynomial. The resulting systematic error is then less than 10 mK over the military range, and so has a negligible effect on the sensor's accuracy. Furthermore, by implementing the polynomial in a recursive manner, only an adder, a register, and a multiplier are required, while the use of 20-bit arithmetic ensures that truncation errors are well below 1 mK and so will not impact the sensor's resolution. Since the linearization requires only 145 clock cycles, it can be done in parallel with the decimation in a pipelined manner. A synthesized implementation of the digital backend occupies about 0.05 mm<sup>2</sup>, and consumes about 100 nW when it is clocked at the modulator's 15.625-kHz sampling frequency.

#### H. Comparison With the State-of-the-Art

The sensor's performance is summarized in Table II and compared to that of the state-of-the-art temperature sensors with similar accuracy and/or power consumption. To the best of the authors' knowledge, this is the first sub-1-V precision temperature sensor (RIA < 0.2%) over reported, which is suitable for biomedical applications and the temperature compensation of the low-power real-time-clocks. Compared to other CB sensors [12], [13], [14], it achieves the best accuracy (×4) and PSS (×1.3). Compared to conventional designs with current source biasing [6], [8], [17], this work achieves sub-1 V operation, similar accuracy, and state-of-the-art energy efficiency (×6.8).

Fig. 17 shows the comparison with other types of stateof-the-art temperature sensors in the CMOS process. This is

| Performance Summary and Comparison to Previous Work |                   |                   |              |               |                   |                   |                   |  |  |
|-----------------------------------------------------|-------------------|-------------------|--------------|---------------|-------------------|-------------------|-------------------|--|--|
|                                                     | This work         | SSCL'21 [14]      | SSCL'19 [12] | CICC'20 [13]  | JSSC'17 [6]       | ISSCC'14 [8]      | VLSI'22 [17]      |  |  |
| Technology                                          | 180nm             | 55nm              | 16nm         | 28nm          | 160nm             | 160nm             | 180nm BCD         |  |  |
| Туре                                                | PNP               | PNP               | Bulk Diode   | DTMOST        | PNP               | DTMOST            | NPN               |  |  |
|                                                     | DT $\Delta\Sigma$ | DT $\Delta\Sigma$ | SAR          | OSC           | DT $\Delta\Sigma$ | DT $\Delta\Sigma$ | DT $\Delta\Sigma$ |  |  |
| Bias Method*                                        | СВ                | CB                | CB           | CB            | IB                | IB                | IB                |  |  |
| Area [mm <sup>2</sup> ]                             | 0.25              | 0.021             | 0.0025       | 0.017         | 0.16              | 0.085             | 0.058             |  |  |
| Supply [V]                                          | 0.95-1.4          | 1-1.3             | 0.85-1       | 0.85-1.15     | 1.5-2             | 0.85-1.2          | 1.25              |  |  |
| T. Range [°C]                                       | -55 to 125        | -55 to 125        | -15 to 105   | -10 to 90     | -55 to 125        | -40 to 125        | -15 to 85         |  |  |
| $3\sigma$ error (Trim point**)                      | ±0.45 (0)         | ±1.4 (0)          | +1.5/-2.0    | ±2.0 (0)      | $\pm 0.4$ (0)     | ±1 (0)            | ±0.4 (0)          |  |  |
|                                                     | ±0.15 (1)         | $\pm 0.6$ (1)     | (0)          | $\pm 0.9$ (1) | $\pm 0.06(1)$     | $\pm 0.4$ (1)     | $\pm 0.15$ (1)    |  |  |
| RIA[%]                                              | 0.5 (0)           | 1.6 (0)           | 2.9 (0)      | 4 (0)         | 0.44 (0)          | 1.3 (0)           | 0.8 (0)           |  |  |
| (Trim point)                                        | 0.17 (1)          | 0.67 (1)          | 2.9 (0)      | 1.8 (1)       | 0.07 (1)          | 0.5 (1)           | 0.3 (1)           |  |  |
| Power [µW]                                          | 0.81              | 2.2               | 18           | 33.75         | 6.9               | 0.6               | 0.21              |  |  |
| Tconv [ms]                                          | 128               | 6.4               | 0.013        | 0.1           | 5                 | 6                 | 50                |  |  |
| Res. [mK]                                           | 1.8               | 15                | 300          | 10.2          | 15                | 63                | 15                |  |  |
| PSS[°C/V]                                           | 0.2               | 3.7               | 1.5          | 0.27          | 0.01              | 0.45              | 0.07              |  |  |
| <b>Res. FoM***</b> [pJ · K <sup>2</sup> ]           | 0.34****          | 3.2****           | 21           | 0.36****      | 7.8****           | 14.1****          | 2.3****           |  |  |

1.0

0.8

0.6%) 814 (%) 0.4

0.2

0.0

1.0E-03

TABLE II ERFORMANCE SUMMARY AND COMPARISON TO PREVIOUS WORK

\* CB: capacitively biasing; IB: current source biasing.

\*\* 0: no individual trim; 1: 1-point individual temperature trim.

\*\*\* Res. FoM=(Energy/conversion) (Resolution)<sup>2</sup>.

\*\*\*\* Excluding the digital back-end, such as the decimation filter and the digital nonlinearity correction circuits.



Fig. 17. (a) RIA versus power comparison. (b) RIA versus resolution FoM comparison.

the only temperature sensor that achieves a RIA < 0.2% after a 1-point trim, together with sub- $\mu$ W power and sub-pJ · K<sup>2</sup> energy efficiency.

#### VI. CONCLUSION

A sub-1 V BJT-based temperature sensor with a capacitively biased read-out scheme is proposed in this work. A highaccuracy CB-BJT front-end is proposed and then embedded into the first stage of a charge-balanced SC  $\Delta\Sigma$  ADC. For robust sub-1 V operation and high energy efficiency, the ADC employs inverter-based integrators. Techniques, such as autozeroing, chopping, and DEM are used to mitigate circuit errors. Fabricated in a standard 0.18- $\mu$ m CMOS process, the sensor consumes 810 nW from a 0.95-V supply at room temperature. it achieves a 1-point-trimmed inaccuracy of  $\pm 0.15$  °C (3 $\sigma$ ) from -55 °C to 125 °C.

#### ACKNOWLEDGMENT

The authors would like to thank Pieter Harpe for technical discussions and Zu-Yao Chang, Lukasz Pakula, Sanja Kastratović for measurement support.

#### REFERENCES

(b)

1.0E+00

Res. FoM (pJ\*K<sup>2</sup>)

This work

BJT (1-pt)

Res (1-pt)

MOS (1-pt)

1.0E+03

- K. Yang et al., "9.2 A 0.6nJ -0.22/+0.19°C inaccuracy temperature sensor using exponential subthreshold oscillation dependence," in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, Feb. 2017, pp. 160–161.
- [2] K. Souri, Y. Chae, and K. A. A. Makinwa, "A CMOS temperature sensor with a voltage-calibrated inaccuracy of ± 0.15°C (3σ) from -55°C to 125°C," *IEEE J. Solid-State Circuits*, vol. 48, no. 1, pp. 292–301, Dec. 2013.
- [3] K. Pelzers, H. Xin, E. Cantatore, and P. Harpe, "A 2.18-pJ/conversion, 1656-µm<sup>2</sup> temperature sensor with a 0.61-pJ-K<sup>2</sup> FoM and 52-pW standby power," *IEEE Solid-State Circuits Lett.*, vol. 3, pp. 82–85, 2020.
- K. Makinwa. Smart Temperature Sensor Survey. Accessed: May 2023.
  [Online]. Available: http://ei.ewi.tudelft.nl/docs/TSensor\_survey.xls
- [5] M. Pertijs, K. Makinwa, and J. Huijsing, "A CMOS smart temperature sensor with a 3σ inaccuracy of ±0.1 °C from -55 °C to 125 °C," *IEEE J. Solid-State Circuits*, vol. 40, no. 12, pp. 2805–2815, Dec. 2005.
- [6] B. Yousefzadeh, S. Heidary Shalmany, and K. A. A. Makinwa, "A BJTbased temperature-to-digital converter with ±60 mK (3 σ) Inaccuracy From -55 °C to 125 °C in 0.16-μm CMOS," *IEEE J. Solid-State Circuits*, vol. 52, no. 4, pp. 1044–1052, Apr. 2017.
- [7] H. Xin, M. Andraud, P. Baltus, E. Cantatore, and P. Harpe, "A 174 pW– 488.3 nW 1 S/s–100 kS/s all-dynamic resistive temperature sensor with speed/resolution/resistance adaptability," *IEEE Solid-State Circuits Lett.*, vol. 1, no. 3, pp. 70–73, Mar. 2018.

3440

- [8] K. Souri, Y. Chae, F. Thus, and K. Makinwa, "A 0.85V 600nW all-CMOS temperature sensor with an inaccuracy of  $\pm 0.4^{\circ}$ C ( $3\sigma$ ) from -40 to 125°C," in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, Feb. 2014, pp. 222–223.
- [9] H. Park and J. Kim, "A 0.8-V resistor-based temperature sensor in 65-nm CMOS with supply sensitivity of 0.28°C/V," *IEEE J. Solid-State Circuits*, vol. 53, no. 3, pp. 906–912, Mar. 2018.
- [10] Z. Tang, Z. Huang, X.-P. Yu, Z. Shi, and N. N. Tan, "A 0.26-pJ·K<sup>2</sup> 2400-μm<sup>2</sup> digital temperature sensor in 55-nm CMOS," *IEEE Solid-State Circuits Lett.*, vol. 4, pp. 96–99, 2021.
- [11] Z. Tang, Y. Fang, X.-P. Yu, Z. Shi, L. Lin, and N. N. Tan, "A dynamic-biased resistor-based CMOS temperature sensor with a dutycycle-modulated output," *IEEE Trans. Circuits Syst. II, Exp. Briefs*, vol. 67, no. 9, pp. 1504–1508, Sep. 2020.
- [12] M. Eberlein and H. Pretl, "A no-trim, scaling-friendly thermal sensor in 16 nm FinFET using bulk diodes as sensing elements," *IEEE Solid-State Circuits Lett.*, vol. 2, no. 9, pp. 63–66, Sep. 2019.
- [13] S. Park et al., "A DTMOST-based temperature sensor with 3σ inaccuracy of ±0.9°C for self-refresh control in 28 nm mobile DRAM," in *Proc. IEEE Custom Integr. Circuits Conf. (CICC)*, Mar. 2020, pp. 1–4.
- [14] Z. Tang, Y. Fang, X.-P. Yu, N. N. Tan, Z. Shi, and P. Harpe, "An energyefficient capacitively biased diode-based temperature sensor in 55-nm CMOS," *IEEE Solid-State Circuits Lett.*, vol. 4, pp. 210–213, 2021.
- [15] E. H. Hellen, "Verifying the diode-capacitor circuit voltage decay," *Amer. J. Phys.*, vol. 71, no. 8, pp. 797–800, Aug. 2003.
- [16] M. Eberlein, G. Panagopoulos, and H. Pretl, "A 40nW, sub-1V truly 'digital' reverse bandgap reference using bulk-diodes in 16 nm FinFET," in *Proc. IEEE Asian Solid-State Circuits Conf. (A-SSCC)*, Nov. 2018, pp. 99–102.
- [17] T. Someya, V. Van Hoek, J. Angevare, S. Pan, and K. Makinwa, "A 210nW BJT-based temperature sensor with an inaccuracy of ±0.15°C (3σ) from -15°C to 85°C," in *Proc. IEEE Symp. VLSI Technol. Circuits* (VLSI Technol. Circuits), Jun. 2022, pp. 120–121.
- [18] Z. Tang, S. Pan, and K. A. A. Makinwa, "A sub-1V 810nW capacitivelybiased BJT-based temperature sensor with an inaccuracy of ±0.15°C (3σ) from -55°C to 125°C," in *IEEE Int. Solid-State Circuits Conf.* (*ISSCC*) Dig. Tech. Papers, Feb. 2023, pp. 22–24.
- [19] Z. Tang, Y. Fang, X.-P. Yu, Z. Shi, and N. Tan, "A CMOS temperature sensor with versatile readout scheme and high accuracy for multi-sensor systems," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 65, no. 11, pp. 3821–3829, Nov. 2018.
- [20] B. Yousefzadeh and K. A. A. Makinwa, "A BJT-based temperatureto-digital converter with a  $\pm 0.25$  °C 3  $\sigma$ -inaccuracy from -40°C to +180 °C using heater-assisted voltage calibration," *IEEE J. Solid-State Circuits*, vol. 55, no. 2, pp. 369–377, Feb. 2020.
- [21] B. Gönen, F. Sebastiano, R. Quan, R. van Veldhoven, and K. A. A. Makinwa, "A dynamic zoom ADC with 109-dB DR for audio applications," *IEEE J. Solid-State Circuits*, vol. 52, no. 6, pp. 1542–1550, Jun. 2017.
- [22] X. An, S. Pan, H. Jiang, and K. A. A. Makinwa, "A 0.01 mm<sup>2</sup> 10 MHz RC frequency reference with a 1-point on-chip-trimmed inaccuracy of ±0.28% from -45°C to 125°C in 0.18μm CMOS," in *Proc. IEEE Int. Solid- State Circuits Conf. (ISSCC)*, 2023, pp. 60–62.



**Zhong Tang** (Member, IEEE) received the B.S. and Ph.D. degrees in electrical engineering from Zhejiang University, Hangzhou, China, in 2015 and 2020, respectively.

From 2020 to 2023, he was a Post-Doctoral Researcher with the Electronic Instrumentation Laboratory, Delft University of Technology, Delft, The Netherlands. From 2019 to 2020, he was a visiting Ph.D. student with EEIC Group, Eindhoven University of Technology, Eindhoven, The Netherlands. From 2016 to 2018, he was an Intern with

Semitronix Corporation, Hangzhou, China, working on CMOS temperature sensor design. He is currently an Analog IC Designer with Vango Technologies Inc., Hangzhou, China. His research interests include CMOS temperature sensors and other precision analog and mixed-signal integrated circuits.



Sining Pan (Member, IEEE) received the B.Sc. degree in electronic engineering from Tsinghua University, Beijing, China, in 2013, and the M.Sc. and Ph.D. degrees (cum laude) in electrical engineering from the Delft University of Technology, Delft, The Netherlands, in 2016 and 2021, respectively.

He was a Post-Doctoral Researcher with the Electronic Instrumentation Laboratory, Delft University of Technology. In 2022, he joined the School of Integrated Circuits, Tsinghua University, as an Assistant Professor. His research interests include smart sen-

sors, CMOS frequency references, and delta–sigma ( $\Delta\Sigma$ ) modulators. He has authored and coauthored over 30 technical articles, including 12 from ISSCC and eight from IEEE JOURNAL OF SOLID-STATE CIRCUITS.

Dr. Pan served as a Technical Committee Member for ASSCC 2023. He was a recipient of the ADI Outstanding Student Designer Award in 2019 and the IEEE SSCS Predoctoral Achievement Award in 2020.



**Miloš Grubor** received the B.Sc. degree from the School of Electrical Engineering, University of Belgrade, Belgrade, Serbia, in 2019, and the M.Sc. degree in electrical engineering from the Delft University of Technology, Delft, The Netherlands, in 2022.

He is currently a Digital Design Engineer with Analog Devices, Edinburgh, U.K. He was a Research Assistant with the Electronic Instrumentation Laboratory, Delft University of Technology, until 2023, developing digital backends for high-performance

temperature sensors. In summer 2018, he was an intern with Duke University, Durham, NC, USA, working on the hardware implementation of deep brain stimulation. His interests include efficient DSP, chip implementation of digital backends, and fixed-point algorithm optimization.

Mr. Grubor won a gold medal at the 13th International Microelectronics Olympiad, Yerevan, Armenia, in 2018.



Kofi A. A. Makinwa (Fellow, IEEE) received the B.Sc. and M.Sc. degrees from Obafemi Awolowo University, Ife, Nigeria, in 1985 and 1988, respectively, the M.E.E. degree from the Philips International Institute, Eindhoven, The Netherlands, in 1989, and the Ph.D. degree from the Delft University of Technology, Delft, The Netherlands, in 2004.

From 1989 to 1999, he was a Research Scientist with Philips Research Laboratories, Eindhoven. Since 1999, he has been at the Delft University of

Technology, where he is an Antoni van Leeuwenhoek Professor and the Head of the Microelectronics Department. His research interests include the design of mixed-signal circuits, sensor interfaces, and smart sensors. This has led to 20+ books, 350+ technical papers, and 30+ patents.

Dr. Makinwa is a member of the Royal Netherlands Academy of Arts and Sciences. He was the Analog Subcom Chair of ISSCC, and has served on the program committees of several other IEEE conferences. He was a Distinguished Lecturer of the Solid-State Circuits Society and an Elected Member of its Adcom. He is currently on the Executive Committee of the VLSI Symposium and is a co-organizer of the Advances in Analog Circuit Design (AACD) Workshop and the IEEE Sensor Interfaces Meeting (SIM). He was a co-recipient of 18 best paper awards, from the JSSC, ISSCC, and VLSI Symposium. At the 70th anniversary of ISSCC, he was recognized as its top contributor.