### Asymmetrical Modular Multilevel Converter with Sensorless Voltage Control for High-Quality Output Li, Zhongxi; Li, Zhonggang; Tashakor, Nima; Peterchev, Angel; Goetz, Stefan M. DOI 10.1109/IECON49645.2022.9968616 Publication date **Document Version**Final published version Published in IECON 2022 - 48th Annual Conference of the IEEE Industrial Electronics Society Citation (APA) Li, Z., Li, Z., Tashakor, N., Peterchev, A., & Goetz, S. M. (2022). Asymmetrical Modular Multilevel Converter with Sensorless Voltage Control for High-Quality Output. In *IECON 2022 - 48th Annual Conference of the IEEE Industrial Electronics Society* (IECON Proceedings (Industrial Electronics Conference); Vol. 2022-October). IEEE. https://doi.org/10.1109/IECON49645.2022.9968616 Important note To cite this publication, please use the final published version (if applicable). Please check the document version above. Copyright Other than for strictly personal use, it is not permitted to download, forward or distribute the text or part of it, without the consent of the author(s) and/or copyright holder(s), unless the work is under an open content license such as Creative Commons. Takedown policy Please contact us and provide details if you believe this document breaches copyrights. We will remove access to the work immediately and investigate your claim. # Green Open Access added to TU Delft Institutional Repository 'You share, we take care!' - Taverne project https://www.openaccess.nl/en/you-share-we-take-care Otherwise as indicated in the copyright section: the publisher is the copyright holder of this work and the author uses the Dutch legislation to make this work public. ## Asymmetrical Modular Multilevel Converter with Sensorless Voltage Control for High-Quality Output Zhongxi Li Duke University Durham (NC), USA zhongxi.li@duke.edu Angel Peterchev Duke University Durham (NC), USA angel.peterchev@duke.edu Zhonggang Li TU Delft Delft, Netherlands z.li-56@student.tudelft.nl Stefan M. Goetz Duke University Durham (NC), USA & University of Cambridge Cambridge, UK sg211@duke.edu & smg84@cam.ac.uk Nima Tashakor Duke University Durham (NC), USA nima.tashakor@duke.edu Abstract—The paper proposes an Asymmetrical Modular Multilevel Converter (AMMC) suitable for low/medium-voltage dc-ac conversions with very high output quality. The modules' dc-links of the AMMC are charged to a binary exponential sequence to produce a large number of output levels using only a few modules. The concept of using asymmetrical dc-links for high-quality output is not entirely new. However, the practicality of existing approaches is relatively low and challenged by the difficulties in maintaining the required dc-link voltages as well as suppressing their interaction with the output, which often requires multiple isolated dc/dc converters. We solve this problem by aligning the modules in the Marquardt MMC inverter module configuration that offers more control freedom, hence the term AMMC. Furthermore, we introduce a highly effective switched-inductor charge transfer and balancing mode between modules and even across arms. We accordingly modify the underlying conventional chopper modules so that the dc-link voltage control can be completely sensorless. The proposed AMMC is tested in a lab setup with four modules per arm reaching 32 output levels. In contrast to the low benefit of an additional module in MMC due to only linear improvement of the output granularity, each further module halves the finest voltage step. The components to maintain the graded voltage sequence and the underlying inductive charge transfer only a fraction (<10%) of the load current so that relatively low-power devices can be used. Keywords—DC/AC applications; high-definition; binary asymmetrical CHBs, modular multilevel converters. #### I. INTRODUCTION Modular multilevel converters (MMCs) and similar cascaded converters are in wide use for high-voltage applications, such as high-voltage dc transmission (HVDC) as well as back-to-back links and power quality systems such as static synchronous compensators (STATCOM) [1]–[9]. For various further applications, such as battery storage systems, large photovoltaic systems, and motor drives [10]–[18]. Conventional cascaded and modular multilevel converter often employ a larger number of modules to achieve a high output voltage range beyond the reach of power transistors [19], [20]. As a byproduct, the output quality can be very high. However, modular multilevel converters with a larger number of modules are rarely a practical option for low/medium-voltage applications due to the exorbitant cost, control, and maintenance effort, despite the output quality being a primary concern [21]–[24]. Particularly motor drives and power-quality facilities for harmonics elimination have a strong interest in improving both the temporal resolution, which provides control over a wider spectral bandwidth, and amplitude resolution. Whereas the need to increase the output quality appears obvious for compensation systems to deal with high-order harmonics and inter-harmonics as well as flicker and transients [25], [26], motor drives can particularly suffer from distortion of conventional inverters. The distortion of conventional motor inverters, particularly switching distortion, is responsible for a wide range of adverse effects, such as unnecessary heating, e.g., of magnets in permanent magnet drives and of the lami- Fig. 1. The proposed single-phase AMMC with autonomous dc-link voltage maintenance. The upper branch is denoted by U, and the lower branch by L. Black: main current path for output. Red: auxiliary components for trimming the modules' dc-link voltages. Fig. 2. (a) An ACHB with self-balancing ability. The converter includes auxiliary dc/dc circuits (red) to ensure a voltage step of 2:1. (b1, b2) Two dc/dc switching states contribute to the voltage ratio of 2:1. Fig. 3. Equivalent circuit for predicting the dynamics of the voltage conversion. nation, copper losses and current displacement due to high-frequency effects, and, most unpleasantly, degradation [27], [28]. Such degradation includes accelerated insulation ageing due to displacement currents and finally partial discharge driven by voltage transients but also bearing potentials and bearing currents [29]–[32]. Wide-bandgap devices in conventional converters can aggravate loss and degradation further [33]. Although MMCs bring about higher output quality, their quality improvement only scaled between linear (amplitude granularity only) and squared (additional switching rate gain with additional modules) and therefore need notably too many modules for the required levels [23]. One approach to significantly lower the number of modules and associated cost charges the modules to voltages following an exponential sequence, termed asymmetrical modular multilevel converter (AMMC). Whereas modules with larger voltage provide the coarse output, modules with smaller voltages refine this first approximation and compensate the remaining differences, accordingly. Such work with different step sizes reminds of analog-digital converters and is a highly attractive configuration since a large number of output levels are obtained from just a few modules [34]–[43]. However, such asymmetrical dc-link voltages in the modules limit the freedom of synthesizing the output voltage to a certain degree so that various load conditions are sometimes not possible [36], [44]–[46]. An apparently straightforward solution implements either multiple dc supplies or galvanically-isolated dc/dc converters to the AMMCs [39]-[42]. The extra magnetic and semiconductor components need to process significant portions of the output power and therefore add large cost, weight, and extra loss [47]. A different approach refrains from adding components and power supplies, but differentially charges and discharges each module to the exact level using the load current. The resulting control is fairly complicated as it needs to carefully navigate through the set of valid operating states to avoid overcharging any modules and can lead to large interaction between real instant module voltages, charging, and output [34], [36], [45], [46], [48]. Furthermore, the use of the load current, including circulating currents, the time scale for balancing is half of the period length of the output frequency, rendering the maintenance of the proper module voltages below this duration complicated, can and introduce a second harmonic into the module voltages as well as strong interaction between output voltage and the module voltage ratio. Although, this issue also exists in conventional MMCs, it tends to be secondary there as it involves only a fraction of the module voltage; the high resolution of the AMMCs smallest voltage step, however, is easily smaller than the voltage fluctuations on the module with the highest voltage. Thus, despite the effort (or rather due to the selected balancing solution through the load), the waveform type is restricted, and the required information about the load angle implies higher input-to-output delay and less robustness against rapid, unforeseen load changes. This paper seeks a hybrid solution where only one power supply is used, yet minor circuit modifications are involved to significantly simplify the maintenance of the dc-link voltages. Indeed, the dc-link voltages autonomously stay at the designed power series, and neither require voltage/current monitoring nor interfere with the output voltage formation. #### II. ASYMMETRICAL MMC Fig. 1 shows the proposed single-phase AMMC circuit for bidirectional dc/ac voltage-source conversion. The dc power source is connected in the same style as conventional MMCs, and the ac output is tapped from the center of the branch. In contrast to conventional MMCs, the AMMC's module voltages are charged to as power series. Here, we use a binary series that follows $$\begin{aligned} &V_{U1}:V_{U2}:V_{U3}:V_{U4}:V_{L1}:V_{L2}:V_{L3}:V_{L4}\\ =&1:2:4:8:8:4:2:1. \end{aligned}$$ Henceforth the term *binary* is dropped without causing ambiguities. Notice that the modules' dc-link voltages are symmetric, practically "mirrored" between the upper and lower branches to allow a smoother and consistent voltage ratio across the modules. The AMMC also differs from MMCs with respect to module topologies. Here, additional auxiliary transistors and inductors are added to each chopper cell (denoted in red in Fig. 1). These auxiliary components help transferring excessive charges across the modules and maintain the voltage gradient of 2:1. With the voltage ratio locked at 2:1, the absolute module voltages are uniquely determined by the input dc supply (i.e., between DC+ and DC-) and the inserted modules. As such, the module voltages are controllable without the need for any sensors. The auxiliary components as well as the dc-link maintenance will be discussed in more detail later The instantaneous output voltage of AMMCs resembles that of the conventional MMCs and follows $$v_{\rm ac} = \frac{1}{2} \sum_{k=1...N} s_{Lk} V_{Lk} - s_{Uk} V_{Uk}, \qquad (1)$$ where $s_k \in \{0, 1\}$ denotes either the bypass state (=0) or series state (=1). Meanwhile, the external dc link poses the following constraint: $$\operatorname{avg}(v_{dc}) = \operatorname{avg}\left(\sum_{k=1,N} s_{Lk} V_{Lk} + s_{Uk} V_{Uk}\right). \tag{2}$$ As such, the time-average value of the total voltage inserted between DC+ and DC- determines the cumulative module voltage. For simplicity, we use a complementary control scheme and set $$s_{Uk} + s_{Lk} = 1 \left( \forall k \right), \tag{3}$$ i.e., modules of the same dc-link voltage are paired together, at any time, there is exactly one module (either from the upper or the lower arm) out of each pair activated, and another one being bypassed. As such, $$V_{dc} = {}_{(1)} s_{U1} + s_{U2} + \dots + s_{UN} = {}_{(2)} 2^{N-1} s_{U1}$$ = ${}_{(3)} s_{L1} + s_{L2} + \dots + s_{LN} = {}_{(4)} 2^{N-1} s_{L1}$ where equalities $=_{(1)}$ and $=_{(3)}$ follow directly from Eq. (2)–(3); the second and fourth equalities assumed binary voltage distribution which is addressed in the next section. With the mutually exclusivity feature of Eq. (3), we define $s_k' = s_{Lk} - s_{Uk} \in \{-1, +1\}$ , so that Eq. (2) is reduced to $$v_{\rm ac} = \frac{1}{2} \sum_{k=1}^{N} s_k V_{Lk}$$ (4) As such, the switching combination can be determined in a manner similar to exchanging coins, where the reference output level is recursively approached, working from the largest module ( $s_N$ ) towards the smallest one ( $s_1$ ). The binary power series permits ample redundancies to synthesize most of the levels, which hints a systematic exploitation to clear individual module's charge, and thus alleviating the effort to trim the excessive module energy. For simplicity, this paper randomizes the choice among the redundant state combinations. #### III. AUTONOMOUS MODULE VOLTAGE REGULATION The sensorless voltage control method implements auxiliary components in the modules. These auxiliary components form various load current paths together with the main switches (see Fig. 2). Alternating between these various paths allows operating the interconnection between two modules concurrently as modular multilevel converter and as dc/dc converter between the module dc-link capacitors of adjacent modules. We want to take module x and y as an example (see Fig. 3). When module y is in bypass mode ( $s_y = 0$ ), two dc/dc states exist, and the corresponding dynamics are shown in Fig. 3 (left). We can find that, regardless of the duration of $s_y = 0$ , the voltage ratio at equilibrium equals $V_x : V_y = d : 1$ , where d denotes the duty ratio between the two dc/dc states. Setting the duty cycle $d = \frac{1}{2}$ achieves exactly our desired dclink ratio. To keep things simple, we do not leverage the cases for $s_y = 1$ , where the auxiliary circuit is simply set to follow the main switch, and makes no change over the inductor's current, i.e., *memorizing* the state $i_{xy}$ until the circuit returns to $s_y = 0$ again. The operation of the auxiliary circuits follows a very simple logic and does not require any information regarding the load current or the capacitor voltages. The voltage gradient is enforced at 1: d by circuit laws. It should be emphasized that all switching states of the auxiliary components only exchanges charge across the floating capacitors and do not alter the AMMC's output voltage, screened by the inductors. Setting $d = \frac{1}{2}$ implies equal duration between the two dc/dc states under $s_v = 0$ , which is easily achievable in digital controllers by means of digital counters. Most importantly, the dc/dc mode of the module interconnections run concurrently with the module multilevel mode can rapidly distribute charge and maintain the required voltage ratios according to a power series. Other MMC concepts with intentionally unequal and graded module voltages, in contrast, need large circulating currents and typically follow the period length of the output frequency—more accurately half of it—thus introducing a second harmonic on the module voltage and complicating maintenance of the voltage ratio within this duration. Fig. 4. Simulated charge-accumulating rate per module under different combinations of load angle and modulation index. The equivalent circuit for predicting the energy conversion dynamics can be obtained from averaging out the switching states (Fig. 3) [49]. The model in Fig. 3 shows three factors that limit the regulation speed: *I*) the share of time when 1 - m when $s_y = 0$ , 2) the inductance of the dc/dc circuit, 3) the portion of time that the module is exposed to the load current. #### IV. SIMULATION AND EXPERIMENTAL RESULTS #### A. Simulation results In summary, the proposed control scheme of the AMMC comprises three parts: *I*) set the sum of the module voltages according to Eq. (2), which lead to a constraint on the main switches' state per Eq. (3), *2*) finalize the main switches' state to synthesize the output voltage per Eq. (4), and *3*) control the auxiliary circuits to trim and re-distribute the surplus energy of each module. Such control scheme decouples the output-voltage control from the module-voltage regulation and imposes no restriction on the output waveform or the load condition. However, it is still important to evaluate if any module is systematically over/under-charged by the load current—if certain modules absorb net charge throughout the operation, the auxiliary circuits have to work unnecessarily harder to transfer the net charge in/out of these modules and therefore generate additional loss. Such systematic long-term imbal- ance can be compensated through known module scheduling, for instance, as follows below. To isolate and evaluate such effect, we set up a numerical model of AMMC with each module having infinite capacitance. The influence from the module's voltage ripple is therefore eliminated. We recorded the charge-accumulation rate per module and swept the load condition across modulation depth *m*-times the load angle. The results are visualized in a 2D chart in Fig. 4, where brighter color (yellow) indicates higher charge-accumulation rate, or higher workload for the auxiliary circuits; conversely, darker color (blue) indicates lower charge-accumulation rate. Dark color represents the desired case where the stress on the auxiliary circuit is minimal. We can find that 1) up to 20% the load current unavoidably disturbs the module dc links, which must be counteracted by the auxiliary circuit; 2) pure reactive load is the ideal condition for AMMC due to the minimal excessive charge, while pure active load entails the highest power transfer via the auxiliary circuits. #### B. Experimental results We test the control method on an experimental AMMC setup with eight modules (4 + 4). Each module implements low-voltage field effect transistors (IPT015N10N5, Infineon) and ceramic capacitors with approximately $400\mu F$ . A $1-\Omega$ power resistor serves as load. The control algorithm as well as the switching signals are implemented on an FPGA Fig. 5. Experimental waveforms. (A) Output voltage waveforms under no load condition. (B-D) with load. clocked at 40 MHz (Xilinx Zynq-7020, sbRIO 9627, National Instruments). Fig. 5A shows the output voltage under no load condition. Since the voltage steps are $^{1}/_{32}$ of the maximum voltage (compared to $^{1}/_{5}$ if the MMC were operated with symmetric module voltages), they are barely visible in the figure and the voltage trace is almost smooth. Each additional module would further reduce the granularity by a factor of 2 (compared to only (n+1)/n for conventional MMCs). When the load is applied, the modules' dc links exhibit certain ripple ( Fig. 5D) that modulates the quantized output steps, resulting in a smoother output waveform with small distortion (Fig. 5B). Fig. 5C shows the charge-transferring current through the auxiliary dc/dc circuits. These currents are much smaller than the output current and estimated to constitute only 10% of the conduction loss. #### V. CONCLUSION Modular multilevel converters with asymmetric dc links, i.e., modules with different voltages, are an ideal configuration to generate a large number of output levels from only a few modules. The challenge, however, lies in controlling and maintaining the dc-link voltages. The proposed AMMC modifies the module interconnections so that they can concurrently operate as modular multilevel converters and as switched-inductor dc/dc converters to accurately maintain practically any fixed voltage ratio between adjacent modules. Thus, the presented AMMC circuit can operate the modules, for example, in a binary power series so that the second module has half the voltage of the first, the third half of the second, and so on, to enable very fine granularity of the output voltage. Our experimental data demonstrate an AMMC with eight modules, four per arm, and binary sequence of the module voltages. The system could tightly maintain a stable voltage ratio between neighbors in a module arm. Furthermore, the measurements underline that the balancing current is small compared to the load current (less than a tenth) so that the additional components, both transistors and inductors, can have relatively low current ratings. #### REFERENCES - [1] A. Lesnicar and R. Marquardt, "An innovative modular multilevel converter topology suitable for a wide power range," in 2003 IEEE Bologna Power Tech Conference Proceedings, 2003, vol. 3, pp. 272–277. doi: 10.1109/PTC.2003.1304403. - [2] R. Marquardt, "Modular Multilevel Converter: An universal concept for HVDC-Networks and extended DC-bus-applications," 2010 Int. Power Electron. Conf. - ECCE Asia -, IPEC 2010, pp. 502–507, 2010, doi: 10.1109/IPEC.2010.5544594. - [3] E. Kontos, G. Tsolaridis, R. Teodorescu, and P. Bauer, "High Order Voltage and Current Harmonic Mitigation Using the Modular Multilevel Converter STATCOM," *IEEE Access*, 2017, doi: 10.1109/ ACCESS.2017.2749119. - [4] U. N. Gnanarathna, S. K. Chaudhary, A. M. Gole, and R. Teodorescu, "Modular multi-level converter based HVDC system for grid connection of offshore wind power plant," 2010. doi: 10.1049/cp.2010.0984. - [5] J. A. Barrena, L. Marroyo, M. Á. Rodriguez Vidal, and J. R. Torrealday Apraiz, "Individual voltage balancing strategy for PWM cascaded H-bridge converter-based STATCOM," *IEEE Trans. Ind. Electron.*, 2008, doi: 10.1109/TIE.2007.906127. - [6] G. Farivar, C. D. Townsend, B. Hredzak, J. Pou, and V. G. Agelidis, "Low-Capacitance Cascaded H-Bridge Multilevel StatCom," *IEEE Trans. Power Electron.*, 2017, doi: 10.1109/TPEL.2016.2557351. - [7] Z. Li, J. K. Motwani, Z. Zeng, S. M. Lukic, A. V. Peterchev, and S. M. Goetz, "A Reduced Series/Parallel Module for Cascade Multilevel Static Compensators Supporting Sensorless Balancing," *IEEE Trans. Ind. Electron.*, 2021, doi: 10.1109/TIE.2020.2965470. - [8] N. Tashakor, M. Kılıçtaş, J. Fang, and S. M. Goetz, "Switch-Clamped Modular Multilevel Converters With Sensorless Voltage Balancing Control," *IEEE Trans. Ind. Electron.*, vol. 68, no. 10, pp. 9586–9597, 2021, doi: 10.1109/TIE.2020.3028814. - [9] N. Tashakor, Z. Li, and S. M. Goetz, "A Generic Scheduling Algorithm for Low-Frequency Switching in Modular Multilevel Converters With Parallel Functionality," *IEEE Trans. Power Electron.*, vol. 36, no. 3, pp. 2852– 2863, 2021, doi: 10.1109/TPEL.2020. 3018168. - [10] I. Trintis, S. Munk-Nielsen, and R. Teodorescu, "A new modular multilevel converter with integrated energy storage," in *IECON 2011 - 37th Annual Conference of the IEEE Industrial Electronics Society*, Nov. 2011, pp. 1075–1080. doi: 10.1109/IECON.2011.6119457. - [11] L. Baruschka and A. Mertens, "Comparison of cascaded H-bridge and modular multilevel converters for BESS application," in *IEEE Energy Conversion Congress and Exposition: Energy Conversion Innovation for a Clean Energy Future, ECCE 2011, Proceedings*, Sep. 2011, pp. 909–916. doi: 10.1109/ECCE.2011.6063868. - [12] Z. Li, R. Lizana, Z. Yu, S. Sha, A. V. Peterchev, and S. M. Goetz, - "Modulation and Control of Series/Parallel Module for Ripple-Current Reduction in Star-Configured Split-Battery Applications," *IEEE Trans. Power Electron.*, vol. 35, no. 12, pp. 12977–12987, Dec. 2020, doi: 10.1109/TPEL.2020.2996542. - [13] S. Rivera, B. Wu, R. Lizana, S. Kouro, M. Perez, and J. Rodriguez, "Modular multilevel converter for large-scale multistring photovoltaic energy conversion system," 2013. doi: 10.1109/ECCE.2013.6646945. - [14] S. M. Goetz, C. Wang, Z. Li, D. L. K. Murphy, and A. V. Peterchev, "Concept of a distributed photovoltaic multilevel inverter with cascaded double H-bridge topology," *Int. J. Electr. Power Energy Syst.*, 2019, doi: 10.1016/j.ijepes.2019.03.054. - [15] B. Li, S. Zhou, D. Xu, S. J. Finney, and B. W. Williams, "A Hybrid Modular Multilevel Converter for Medium-Voltage Variable-Speed Motor Drives," *IEEE Trans. Power Electron.*, 2017, doi: 10.1109/ TPEL.2016.2598286. - [16] Z. Li, F. Ricardo Lizana, Z. Yu, S. Sha, A. V. Peterchev, and S. M. Goetz, "A Modular Multilevel Series/Parallel Converter for a Wide Frequency Range Operation," *IEEE Trans. Power Electron.*, 2019, doi: 10.1109/TPEL.2019.2891052. - [17] S. M. Goetz, Z. Li, X. Liang, C. Zhang, S. M. Lukic, and A. V. Peterchev, "Control of Modular Multilevel Converter with Parallel Connectivity-Application to Battery Systems," *IEEE Trans. Power Electron.*, vol. 32, no. 11, pp. 8381–8392, 2017, doi: 10.1109/TPEL.2016.2645884. - [18] J. Kacetl, J. Fang, T. Kacetl, N. Tashakor, and S. Goetz, "Design and Analysis of Modular Multilevel Reconfigurable Battery Converters for Variable Bus Voltage Powertrains," *IEEE Trans. Power Electron.*, 2022, doi: 10.1109/TPEL.2022.3179285. - [19] M. Malinowski, K. Gopakumar, J. Rodriguez, M. A. Perez, M. A. Pérez, and M. A. Perez, "A survey on cascaded multilevel inverters," *IEEE Trans. Ind. Electron.*, vol. 57, no. 7, pp. 2197–2206, Jul. 2010, doi: 10.1109/TIE.2009.2030767. - [20] S. M. Goetz, Z. Li, X. Liang, C. Zhang, S. M. Lukic, and A. V. Peterchev, "Control of Modular Multilevel Converter With Parallel Connectivity— Application to Battery Systems," *IEEE Trans. Power Electron.*, vol. 32, no. 11, pp. 8381–8392, Nov. 2017, doi: 10.1109/TPEL.2016.2645884. - [21] Z. Li, R. Lizana, S. Sha, Z. Yu, A. V. Peterchev, and S. M. Goetz, "Module implementation and modulation strategy for sensorless balancing in modular multilevel converters," *IEEE Trans. Power Electron.*, vol. 34, no. 9, pp. 8405–8416, 2019, doi: 10.1109/TPEL.2018.2886147. - [22] Z. Li, R. Lizana, Z. Yu, S. Sha, A. V. Peterchev, and S. Goetz, "A Modular Multilevel Series/Parallel Converter for Wide Frequency Range Operation," *IEEE Trans. Power Electron.*, pp. 1–1, 2019, doi: 10.1109/tpel.2019.2891052. - [23] S. Rohner, S. Bernet, M. Hiller, and R. Sommer, "Modulation, losses, and semiconductor requirements of modular multilevel converters," *IEEE Trans. Ind. Electron.*, vol. 57, no. 8, pp. 2633–2642, 2010, doi: 10.1109/TIE.2009.2031187. - [24] F. Deng and Z. Chen, "Voltage-balancing method for modular multilevel converters under phase-shifted carrier-based pulsewidth modulation," *IEEE Trans. Ind. Electron.*, vol. 62, no. 7, pp. 4158–4169, 2015, doi: 10.1109/TIE.2014.2388195. - [25] M. Morati, D. Girod, F. Terrien, V. Peron, P. Poure, and S. Saadate, "Industrial 100-MVA EAF Voltage Flicker Mitigation Using VSC-Based STATCOM with Improved Performance," *IEEE Trans. Power Deliv.*, 2016, doi: 10.1109/TPWRD.2015.2508498. - [26] C. Han et al., "Evaluation of cascade-multilevel-converter-based STATCOM for arc furnace flicker mitigation," *IEEE Trans. Ind. Appl.*, 2007, doi: 10.1109/TIA.2006.889896. - [27] S. Iwasaki, R. P. Deodhar, Y. Liu, A. Pride, Z. Q. Zhu, and J. J. Bremner, "Influence of PWM on the proximity loss in permanent-magnet brushless AC machines," *IEEE Trans. Ind. Appl.*, 2009, doi: 10.1109/TIA.2009.2023488. - [28] M. Van Der Geest, H. Polinder, and J. A. Ferreira, "Influence of PWM switching frequency on the losses in PM machines," 2014. doi: 10.1109/ICELMACH.2014.6960341. - [29] P. Mishra and R. Maheshwari, "Design, Analysis, and Impacts of Sinusoidal LC Filter on Pulsewidth Modulated Inverter Fed-Induction Motor Drive," *IEEE Trans. Ind. Electron.*, 2020, doi: 10.1109/ TIE.2019.2913824. - [30] T. Plazenet, T. Boileau, C. Caironi, and B. Nahid-Mobarakeh, "A Comprehensive Study on Shaft Voltages and Bearing Currents in Rotating Machines," *IEEE Trans. Ind. Appl.*, 2018, doi: 10.1109/TIA.2018.2818663. - [31] S. Chen, T. A. Lipo, and D. Fitzgerald, "Source of induction motor bearing currents caused by PWM inverters," *IEEE Trans. Energy Convers.*, 1996, doi: 10.1109/60.486572. - [32] S. Xue et al., "Iron Loss Model for Electrical Machine Fed by Low Switching Frequency Inverter," IEEE Trans. Magn., 2017, doi: - 10.1109/TMAG.2017.2696360. - [33] A. Yao, R. Moriyama, and T. Hatakeyama, "Iron losses and magnetic-hysteresis properties under gan inverter excitation at high-frequencies," *Journal of the Magnetics Society of Japan*. 2020. doi: 10.3379/msjmag.2007L002. - [34] Zhong Du, L. M. Tolbert, J. N. Chiasson, B. Ozpineci, Hui Li, and A. Q. Huang, "Hybrid Cascaded H-bridges Multilevel Motor Drive Control for Electric Vehicles," in 37th IEEE Power Electronics Specialists Conference, 2007, pp. 1–6. doi: 10.1109/PESC.2006. 1712097. - [35] J. O. Estima and A. J. Marques Cardoso, "Efficiency analysis of drive train topologies applied to electric/hybrid vehicles," *IEEE Trans. Veh. Technol.*, vol. 61, no. 3, pp. 1021–1031, Mar. 2012, doi: 10.1109/ TVT.2012.2186993. - [36] S. Vazquez, J. I. Leon, L. G. Franquelo, J. J. Padilla, and J. M. Carrasco, "DC-Voltage-Ratio Control Strategy for Multilevel Cascaded Converters Fed With a Single DC Source," *IEEE Trans. Ind. Electron.*, vol. 56, no. 7, pp. 2513–2521, Jul. 2009, doi: 10.1109/TIE.2009.2017549. - [37] R. B. Jonnala, N. R. Eluri, and S. B. Choppavarapu, "Implementation, comparison and experimental verification of nearest vector control and nearest level control techniques for 27-level asymmetrical CHB multilevel inverter," in 2016 International Conference on Control, Instrumentation, Communication and Computational Technologies (ICCICCT), Dec. 2016, pp. 214–221. doi: 10.1109/ICCICCT. 2016.7987947. - [38] S. Sabyasachi, V. B. Borghate, and S. K. Maddugari, "Asymmetrical Single-Phase Cascaded Differential Multilevel Inverter for PV Applications," in 2020 IEEE International Conference on Power Electronics, Smart Grid and Renewable Energy (PESGRE2020), Jan. 2020, pp. 1–6. doi: 10.1109/PESGRE45664.2020.9070653. - [39] P. C. Sajith and K. Sunitha, "Asymmetrical cascaded 15-level inverter using single DC-source," in 2014 Annual International Conference on Emerging Research Areas: Magnetics, Machines and Drives (AICERA/iCMMD), Jul. 2014, pp. 1–6. doi: 10.1109/AICERA. 2014. 6908214. - [40] S. Mariethoz and A. Rufer, "New configurations for the three-phase asymmetrical multilevel inverter," in *Conference Record of the 2004 IEEE Industry Applications Conference*, 2004. 39th IAS Annual Meeting., 2004, vol. 2, pp. 828–835. doi: 10.1109/IAS.2004.1348509. - [41] J. Pereda and J. Dixon, "High-frequency link: A solution for using only one DC source in asymmetric cascaded multilevel inverters," *IEEE Trans. Ind. Electron.*, vol. 58, no. 9, pp. 3884–3892, 2011, doi: 10.1109/TIE.2010.2103532. - [42] M. Lee, C. S. Yeh, and J. S. Lai, "A Hybrid Binary-Cascaded Multilevel Inverter with Simple Floating-Capacitor-Voltage Control," *IEEE Trans. Power Electron.*, vol. 36, no. 2, pp. 2218–2230, 2021, doi: 10.1109/TPEL.2020.3007122. - [43] J. Dixon and L. Morán, "High-level multistep inverter optimization using a minimum number of power transistors," *IEEE Trans. Power Electron.*, vol. 21, no. 2, pp. 330–337, 2006, doi: 10.1109/TPEL. 2005.869745. - [44] M. Kuder, A. Kersten, L. Bergmann, R. Eckerle, F. Helling, and T. Weyh, "Exponential modular multilevel converter for low voltage applications," 2019 21st Eur. Conf. Power Electron. Appl. EPE 2019 ECCE Eur., p. P.1-P.11, Sep. 2019, doi: 10.23919/EPE.2019.8915156. - [45] H. Li, K. Wang, D. Zhang, and W. Ren, "Improved performance and control of hybrid cascaded H-bridge inverter for utility interactive renewable energy applications," *PESC Rec. - IEEE Annu. Power Electron.* Spec. Conf., pp. 2465–2471, 2007, doi: 10.1109/PESC.2007.4342400. - [46] S. Ziaeinejad and A. Mehrizi-Sani, "PWM A-CHB Converter Based on Trinary Multilevel Converter: Topology, Switching Algorithm, and Stability Analysis," *IEEE Trans. Ind. Electron.*, vol. 66, no. 6, pp. 4166–4176, 2019, doi: 10.1109/TIE.2018.2863201. - [47] J. Dixon, A. A. Breton, F. E. Rios, J. Rodriguez, J. Pontt, and M. A. Perez, "High-Power Machine Drive, Using Nonredundant 27-Level Inverters and Active Front End Rectifiers," *IEEE Trans. Power Electron.*, vol. 22, no. 6, pp. 2527–2533, Nov. 2007, doi: 10.1109/TPEL.2007.909276. - [48] S. Mariethoz, "Design and control of high-performance modular hybrid asymmetrical cascade multilevel inverters," *IEEE Trans. Ind. Appl.*, vol. 50, no. 6, pp. 4018–4027, 2014, doi: 10.1109/TIA. 2014.2322133. - [49] E. R. C. da Silva and M. E. Elbuluk, Fundamentals of Power Electronics, vol. 59. Boston, MA: Springer Science & Business Media, 2013. doi: 10.1007/978-1-4471-5104-3 2.