Multistage Complex-Impedance Matching Network Analysis and Optimization

Gustavo C. Martins, Student Member, IEEE, and Wouter A. Serdijn, Fellow, IEEE,

Abstract—Some systems like RF energy harvesters have power transfer efficiency as one of the most important specifications. Therefore, the efficiency of the matching network, which affects the entire system’s efficiency, plays an important role. When the impedance transformation factor between the antenna and its load is high, the matching network efficiency is decreased. In this paper we present the efficiency analysis and optimization of multistage matching networks at a single frequency using lumped components. Considering complex source and load impedances at each stage of the network, we show that it is possible to obtain better results than prior art.

I. INTRODUCTION

Impedance matching networks are applied, for example, in communication circuits [1]–[3], DC-DC converters [4] and rectifiers [5]. They are employed to assure maximum power transfer when the impedance of the power source is not equal to the conjugate of the load impedance. Such networks are two-port circuits placed between source and load and that make them “see” their respective conjugate impedances.

Most analyses of matching networks assume no losses and power efficiency is not the goal [1]–[3]. But in some applications, like wireless energy harvesting and transfer, the power conversion efficiency is the most important goal and the energy losses in the matching network cannot be neglected. To realize a more efficient matching network, in some cases, a combination of several L-matches may be used [3], [6]. In [6], a method for obtaining high efficiency matching networks is presented, but only purely real impedances are considered. Not including complex impedances may discard the most efficient network from the solution space.

In this paper we propose a method to obtain efficient multistage matching networks considering complex load and source impedances at each stage of the network. To do that, we analyze, in Section II, the efficiency of the basic matching network, the L-match [1], for the general case of complex source and load impedances. In Section III, we define the efficiency of the multistage matching network and optimize it for maximum efficiency. In Section IV, we apply this optimization technique to some design examples. We conclude the paper in Section V.

This work was supported by CAPES Foundation, Brazil.

II. EFFICIENCY ANALYSIS

In order to analyze the efficiency of a multistage matching network, we first analyze its basic building block, the L-match, which is shown in Fig. 1. In this circuit, the reactances $X_1$ and $X_2$ represent the inductors or capacitors used to transform the impedance and the resistances $R_1$ and $R_2$ represent their losses. Note that, throughout this paper, the prime symbol denotes the equivalent parallel values of the components at the frequency of interest, as $jX_L'/R_L$ in Fig. 1 is the equivalent of $Z_L = R_L + jX_L$.

For high efficiency matching networks we may state, initially, that the resistors $R_1$ and $R_2$ are small enough so that they have negligible influence on the matching. We know that the transformation quality factor of the network must be equal to the series and shunt legs’ quality factor when the impedances are matched [2]. For complex load and source impedances, as in Fig. 1, the quality factor is

$$Q = \sqrt{\frac{R_L'}{R_S}} - 1 = \frac{|X_1 + X_S|}{R_S} = \frac{R_L'}{|X_2/R_L|}.$$  \hspace{1cm} (1)

The input and output power are given by

$$P_{in} = I_S^2 R_S,$$ \hspace{1cm} (2)

$$P_{out} = \frac{V_L^2}{R_L'},$$ \hspace{1cm} (3)

in which $I_S$ is the RMS current on the series leg and $V_L$ is the RMS voltage on the shunt leg. We can calculate the parasitic
resistors losses:

\[ P_{\text{loss,1}} = I_1^2 R_1 = \frac{Q}{Q_1} \left| \frac{X_1}{X_1 + X_S} \right| P_{\text{in}}, \]  

\[ P_{\text{loss,2}} = V_2^2 R_2 = \frac{Q}{Q_2} \left| \frac{X_2 + X_L}{X_L} \right| P_{\text{out}}, \]  

in which \( Q_1 \) and \( Q_2 \) are the quality factor of the components used in the L-match. The output power is equal to the input power minus the losses on the parasitic resistances:

\[ P_{\text{out}} = P_{\text{in}} + P_{\text{loss,1}} + P_{\text{loss,2}}. \]  

Knowing that the efficiency \( \eta \) is the ratio between output and input power and substituting (4) and (5) in (6), we get:

\[ \eta = \frac{P_{\text{out}}}{P_{\text{in}}} = \frac{1 - \frac{Q}{Q_1} \left| \frac{X_1}{X_1 + X_S} \right|}{1 + \frac{Q}{Q_2} \left| \frac{X_2 + X_L}{X_L} \right|} \]  

Equation (7) is similar to the one presented in [6], but we include the reactances of source and load to it. This addition is valid when \( Z \) is the conjugate of the load impedance. We may find the best vector \( Z \) for each stage.

The final version of record is available at  http://dx.doi.org/10.1109/TCSII.2016.2534738

A. Approximations

In order to reduce the computation time, we may apply some heuristics to simplify (8). For example, suppose that we want to match a capacitive load (\( X_L < 0 \)) to an inductive or resistive antenna (\( X_S \geq 0 \)), which is a common scenario. The best way to match is by using L-matches with series inductors and parallel capacitors (which can be seen from (1) and (7)). As a first, yet realistic, approximation, we may consider all quality factors constant for any value of inductance and capacitance, i.e., \( Q_1 \) is always equal to \( Q_{\text{ind}} \) and \( Q_2 \) to \( Q_{\text{cap}} \). When using capacitors with \( Q_{\text{cap}} \) much greater than the inductors’ \( Q_{\text{ind}} \), we can approximate the efficiency equation to:

\[ \eta \approx \prod_{n=1}^{N} \left( 1 - \frac{Q_n}{Q_{\text{ind}}} \left| \frac{X_{1,n}}{X_{1,n} + X_{S,n}} \right| \right) \]  

\[ \eta \approx \prod_{n=1}^{N} \left( 1 - \frac{|Q_n - Q_{S,n}|}{Q_{\text{ind}}} \right), \]  

in which \( Q_{S,n} = |X_{S,n}|/R_{S,n} \) is the quality factor of the source impedance of each stage.

As a second approximation, we may consider only high efficiency networks, i.e., when the negative term in (9) is much smaller than 1. In this case, we may further approximate the equation to:

\[ \eta \approx 1 - \frac{1}{Q_{\text{ind}}} \sum_{n=1}^{N} |Q_n - Q_{S,n}|. \]  

When using the \textit{fmincon} solver to optimize (10), it is necessary to update the solution constraints to check whether the vector of section impedances can be matched by L-matches composed of a series inductor and a parallel capacitor.

B. Low-efficiency matching networks

When the efficiency of the matching network is low, the approximations above will not apply. Furthermore, (7) is not valid anymore because the parasitic resistances are now
The efficiency increases with \( N \), the number of stages that produces the maximum efficiency \( N_{\text{min}} \). The results are presented in Fig. 3 along with the minimum number of stages that produces the maximum efficiency \( N_{\text{min}} \).

As expected, the value of \( N_{\text{min}} \) and the difference between calculated and simulated efficiency increases with \( R_L \) (as the impedance transformation increases).

The variation of efficiency with number of stages for the case of \( Z_S = 50 \Omega \) and \( Z_L = 25 \text{k}\Omega \) is presented in Fig. 4. The efficiency increases with \( N \), but for bigger values of \( N \) its increase may not justify the use of more components. For example, from \( N = 6 \) (\( \eta = 91.85\% \)) to \( N = 7 \) (\( \eta = 91.98\% \)), the increment in efficiency is only 0.13\%. At \( N = 1 \), for which the efficiency is lower, we can observe that the approximation result presents a larger error, but for bigger \( N \) the error is reduced (down to 0.34\% for \( N = 7 \)). Fig. 4 shows that it is possible to obtain much higher efficiencies by using a multistage network while optimizing its intermediate impedances, when compared to a single stage network.

In Fig. 4 we also show how the 3-dB bandwidth varies with the number of stages. In this analysis we consider the frequency of interest equal to 1 GHz. Due to the reduction of impedance transformation between each stage, the bandwidth increases from 45 MHz, for \( N = 1 \), to 379 MHz, for \( N = 7 \).

D. Comparison with previous art

In Fig. 5 we show the intermediate impedances of the matching network designed using the method presented in [6], which uses only real intermediate impedances, and using the method proposed in this work. We compare the methods in one case in which we have only real source and load impedances (\( Z_S = 10 \Omega \) and \( Z_L = 3 \text{k}\Omega \)) and in another case in which we have complex source and load impedances (\( Z_S = 10 + j50 \Omega \) and \( Z_L = 2770 - j3772 \Omega \)). The impedance levels of the second case can be found in the problem of matching a rectifier to an inductive antenna.
In the first case, for which the impedance transformations are shown in Fig. 5(a)-5(b), our method presents a reduction of 5% in losses (as the efficiency increases from 91.45% to 91.88%) for \( N = 3 \). The work in [6] does not introduce a guideline to match complex impedances. Thus, for the second case, we make the matching network absorb the imaginary part of the load and source impedances while applying the method that considers real impedances, which is possible for \( N = 2 \) or less. In this case we obtain a reduction of 1.8% of the losses (as the efficiency increases from 93.97% to 94.08%) by using intermediate complex impedances with the same number of stages. In Figs. 5(c)-5(d), the Smith charts are normalized to 500 \( \Omega \) to facilitate the visualization. Increasing the number of stages to \( N = 6 \), we obtain a 95.93% efficiency with the proposed method. When increasing the number of stages with the previous method [6], a drop in efficiency occurs. All the results above are computed from simulations.

IV. DESIGN EXAMPLES

In this section, we apply the proposed method to two practical examples. In the first one, we match a rectifier to an electrically small loop antenna. In the second example, we use the method to assist us in selecting the best rectifier-matching combination considering a fixed antenna impedance. In both examples, we consider the operating frequency to be 403.5 MHz, which is the central frequency of the Medical Implant Communication Service (MICS) band. We optimize the networks using (11), the low-efficiency equation, because the large impedance transformations in these cases produce low-efficiency matching networks that are not well described by (10). The rectifiers in these examples are designed in a standard CMOS 0.18 \( \mu \)m technology.

A. Matching a rectifier to an electrically small loop antenna

Fig. 6 presents the power conversion chain used in this example. We use an electrically small loop antenna as the power source. Its diameter is equal to \( 2 \) cm and its impedance is equal to \( 6.5 + j116 \) \( \Omega \). A differential-drive rectifier [11] does the RF-DC conversion and its load is set to the optimum value at the input power \( P_{in} = -28 \) dBm.

We compare two approaches to design the impedance matching network: one in which the network will be integrated together with the rectifier on a single chip and the other in which the network will be off-chip. The difference between both cases is the location of the pads (as its parasitic capacitance affects the source or load impedance) and the quality factor of the inductors. For both cases we consider only L-matches formed by a series inductor and a parallel capacitor, as shown in Figure 6.

For the off-chip matching network, the rectifier input impedance, considering the pads’ parasitic capacitance, is \( 122 - j3270 \) \( \Omega \). Supposing that we will use inductors that have \( Q = 80 \), we now have all the necessary data to run the optimization algorithm. The results show that the optimum matching network has 2 stages and an efficiency equal to 76.6%.

For optimizing the on-chip matching network we must embed the pad parasitics into the antenna impedance, which results in a \( 7 + j120 \) \( \Omega \) source. Without the pads parasitics, the rectifier input impedance is now \( 4.3 - j22.7 \) \( \Omega \). Considering integrated inductors with \( Q = 8 \), the optimization results in a matching network with 3 stages and an efficiency equal to 52.6%. By iteratively running the algorithm through increasing values of \( Q \), we find that for \( Q \geq 21 \) we obtain higher efficiency than when we use an off-chip matching network with \( Q = 80 \). Since it is difficult to obtain such large values of \( Q \) for integrated inductors, the best solution in this case is to use off-chip impedance matching.

It is important to notice that the losses in the matching network will require a higher available power \( P_{av} \) at the antenna interface in order to provide the defined \( P_{in} = -28 \) dBm at the rectifier input. A change of \( P_{in} \) produces a change of the rectifier input impedance and, consequently, a change of the matching network efficiency. Thus the available power must be set to \( P_{av} = P_{in}/\eta_{match} \).

B. Choosing the best rectifier-matching combination

While selecting the transistors’ width on a differential-drive rectifier, using small values may increase the efficiency as shown in Tab. I. This happens because the input voltage amplitude increases when the equivalent series capacitance decreases, making the series resistance of the switches smaller (counteracting the width reduction effect on it). However, the matching network efficiency will be reduced because the impedance transformation increases as the transistor width...
Fig. 5. Comparison of the method presented in [6] (a, c) with the proposed method (b, d) for two cases: matching real impedances (a, b) and matching complex impedances (c, d). Impedance values of intermediary nodes (between L-matches) are shown below the Smith charts.

TABLE I

<table>
<thead>
<tr>
<th>( W_{\text{m}} ) (( \mu \text{m} ))</th>
<th>( \eta_{\text{rect}} ) (%)</th>
<th>( Z_{\text{L}} ) (( \Omega ))</th>
<th>( \eta_{\text{match}} ) (%)</th>
<th>( \eta_{\text{Total}} ) (%)</th>
</tr>
</thead>
<tbody>
<tr>
<td>1.5</td>
<td>71.1</td>
<td>68 – j2860</td>
<td>62.4</td>
<td>44.3</td>
</tr>
<tr>
<td>3</td>
<td>68.6</td>
<td>74.4 – j2731</td>
<td>65.7</td>
<td>45.1</td>
</tr>
<tr>
<td>6</td>
<td>62.7</td>
<td>74.3 – j2506</td>
<td>67.8</td>
<td>42.5</td>
</tr>
<tr>
<td>12</td>
<td>50.5</td>
<td>64.5 – j2167</td>
<td>68.0</td>
<td>34.3</td>
</tr>
</tbody>
</table>

It is important to notice that the values for the number of stages selected for each example above are set to their respective optimum value \( N_{\text{min}} \). By increasing the number of stages and running the optimization the result becomes effectively the same as obtained for \( N = N_{\text{min}} \), as explained in Section III.

V. CONCLUSION

The efficiency analysis of an L-match and of a generic matching network formed by several L-matches were presented, both considering complex load and source impedances. Based on these analyses, we developed a design method based on numerical optimization, which takes as input the source and load impedances and the quality factor of the components. Comparisons of the estimation and simulation results validated the method. We have shown that it is possible to obtain better results than the previous state-of-the-art method. In cases when there is little flexibility in selecting the source impedance or when the impedance transformation is high, our matching method is especially useful. The method is limited by the global optimizer algorithm used, since there are many local maxima for the efficiency. It is also important to notice that even if we have better efficiency when increasing the number of stages of the matching network, it may not be the best solution for some cases due to the increase of the number of components and thereby the cost and area, and the extra losses due to the physical implementation of these additional stages may even reduce the total efficiency.

REFERENCES