Searched for: subject%3A%22FPGA%22
(1 - 2 of 2)
document
Vermaat, Bas (author)
The ρ-VEX is a processor designed at the Computer Engineering lab at TU Delft to be reconfigurable at runtime, resulting in a processor that can combine or separate instruction lanes according to the program requirements. The current cache for the ρ-VEX processor is direct mapped and always identical to the instruction group configuration. This...
master thesis 2021
document
Homulle, Harald (author), Visser, S.M.C. (author), Charbon-Iwasaki-Charbon, E. (author)
We propose an analog-to-digital converter (ADC) architecture, implemented in an FPGA, that is fully reconfigurable and easy to calibrate. This approach allows to alter the design, according to the system requirements, with simple modifications in the firmware. Therefore it can be used in a wide range of operating conditions, including a harsh...
journal article 2016