Searched for: department%3A%22Computer%255C%252BEngineering%22
(1 - 5 of 5)
document
Wu, L. (author)
In recent years, wireless personal area network (WPAN) applications have triggered the needs for low-cost and low-power PLLs which also provide good performance. All-digital phased-locked loops (ADPLLs) are preferred over their analog counterparts in nanoscale CMOS technology due to their flexibility, configurability, small area and easy...
master thesis 2014
document
Wang, B. (author)
master thesis 2014
document
Vlachogiannakis, G. (author)
Despite their high degree of reconfigurability and friendliness to technology scaling, traditional ADPLL-based frequency synthesizers tend to come at the price of increased power consumption at their feedback path, compared to charge-pump based solutions. The main power consumption bottleneck is the TDC that operates at the high output frequency...
master thesis 2013
document
Jiang, W. (author)
The frequency synthesizer, which functions as a local oscillator, is a critical block in the transceiver. It needs to meet very stringent specifications and consume as less power as possible. Design of a traditional charge-pump PLL as the frequency synthesizer in the advanced CMOS technologies in the transceiver of advanced communication systems...
master thesis 2011
document
Effendrik, P. (author)
WiMAX (Worldwide Interoperability for Microwave Access) is the emerging wireless technology standard of the near future, which enables high speed packet data access. To anticipate the future demands on WiMAX technology, we proposed an ADPLL (all-digital phase locked loop) solution for the WiMAX system. The developed ADPLL system has targeted...
master thesis 2011
Searched for: department%3A%22Computer%255C%252BEngineering%22
(1 - 5 of 5)