Exponential extended flash time-to-digital converter

Conference Paper (2016)
Author(s)

Peng Chen (University College Dublin)

Robert B. Staszewski (University College Dublin)

Affiliation
External organisation
DOI related publication
https://doi.org/10.1109/EBCCSP.2016.7605281
More Info
expand_more
Publication Year
2016
Language
English
Affiliation
External organisation
Pages (from-to)
1-4
ISBN (print)
978-1-5090-4197-8
ISBN (electronic)
978-1-5090-4196-1

Abstract

The digital-to-time converter (DTC)-based all-digital phase locked loop (ADPLL) attracts more and more attention due to its ultra-lower power consumption characteristic [1]. With DTC, the time-to-digital converter's (TDC) requirements are relaxed, not only for its range but also for its nonlinearity. However, the shortened TDC range, which is less than one digital controlled oscillator (DCO) output period in the new architecture makes the settling time longer and the TDC gain calibration difficult. This work introduces a technique to extend the TDC range by 16 times to accelerate the settling process, while the extended part can be disabled when ADPLL is in lock. Furthermore, the TDC gain calibration is easier.

No files available

Metadata only record. There are no files for this record.