A novel complementary push-push frequency doubler with negative resistor conversion gain enhancement

Journal Article (2017)
Author(s)

Yang Liu (Southeast University)

Zhiqun Li (Southeast University)

H. Gao (TU Delft - Electronics, Eindhoven University of Technology, Southeast University)

Qin Li (Southeast University)

Zhigong Wang (Southeast University)

Research Group
Electronics
DOI related publication
https://doi.org/10.1587/elex.14.20170674
More Info
expand_more
Publication Year
2017
Language
English
Research Group
Electronics
Issue number
15
Volume number
14
Pages (from-to)
1-10

Abstract

This letter presents a 48 GHz frequency doubler in a 65 nm CMOS technology. The proposed frequency doubler is composed of a complementary push-push structure with negative resistance circuit for conversion gain enhancement. The maximum measured conversion gain reaches −6.1 dB at 48 GHz output frequency, and the 3-dB bandwidth is 40∼54 GHz. The fundamental rejection is above 29.5 dB. The size of the proposed frequency doubler chip is 0.72 × 0.36 mm2The total power consumption is 16 mW.

No files available

Metadata only record. There are no files for this record.