Smart technologies for effective reconfiguration

The FASTER approach

Conference Paper (2012)
Author(s)

M. D. Santambrogio (Politecnico di Milano)

D. Pnevmatikatos (Foundation for Research and Technology - Hellas (FORTH))

K. Papadimitriou (Foundation for Research and Technology - Hellas (FORTH))

C. Pilato (Politecnico di Milano)

G. Gaydadjiev (Chalmers University of Technology)

D. Stroobandt (Universiteit Gent)

T. Davidson (Universiteit Gent)

T Becker (Imperial College London)

T. Todman (Imperial College London)

Wayne Luk (Imperial College London)

A. Bonetto (Politecnico di Milano)

A. Cazzaniga (Politecnico di Milano)

G. C. Durelli (Politecnico di Milano)

D. Sciuto (Politecnico di Milano)

Affiliation
External organisation
DOI related publication
https://doi.org/10.1109/ReCoSoC.2012.6322881
More Info
expand_more
Publication Year
2012
Language
English
Affiliation
External organisation
ISBN (print)
9781467325721

Abstract

Current and future computing systems increasingly require that their functionality stays flexible after the system is operational, in order to cope with changing user requirements and improvements in system features, i.e. changing protocols and data-coding standards, evolving demands for support of different user applications, and newly emerging applications in communication, computing and consumer electronics. Therefore, extending the functionality and the lifetime of products requires the addition of new functionality to track and satisfy the customers needs and market and technology trends. Many contemporary products along with the software part incorporate hardware accelerators for reasons of performance and power efficiency. While adaptivity of software is straightforward, adaptation of the hardware to changing requirements constitutes a challenging problem requiring delicate solutions. The FASTER (Facilitating Analysis and Synthesis Technologies for Effective Reconfiguration) project aims at introducing a complete methodology to allow designers to easily implement a system specification on a platform which includes a general purpose processor combined with multiple accelerators running on an FPGA, taking as input a high-level description and fully exploiting, both at design time and at run time, the capabilities of partial dynamic reconfiguration. The goal is that for selected application domains, the FASTER toolchain will be able to reduce the design and verification time of complex reconfigurable systems providing additional novel verification features that are not available in existing tool flows.

No files available

Metadata only record. There are no files for this record.