Searched for: +
(1 - 2 of 2)
document
Li, Chao Chieh (author), Yuan, Min Shueh (author), Liao, Chia Chun (author), Chang, Chih Hsien (author), Lin, Yu Tso (author), Tsai, Tsung Hsien (author), Huang, Tien Chien (author), Liao, Hsien Yuan (author), Staszewski, R.B. (author)
In this article, we introduce a fractional-N all-digital phase-locked loop (ADPLL) architecture based on a single LC-tank, featuring an ultra-wide tuning range (TR) and optimized for ultra-low area in 10-nm FinFET CMOS. Underpinned by excellent switches in the FinFET technology, a high turn-on/off capacitance ratio of LC-tank switched...
journal article 2021
document
Chen, Peng (author), Huang, Xiongchuan (author), Chen, Y. (author), Wu, Lianbo (author), Staszewski, R.B. (author)
To characterize an on-chip programmable delay in a low-cost and high-resolution manner, a built-in self-test based on a first-order ΔΣ time-to-digital converter with self-calibration is proposed and implemented in TSMC 28-nm CMOS. The system is self-contained, and only one digital clock is needed for the measurements. A...
journal article 2018