A 1.9 mW 250 MHz Bandwidth Continuous-Time ΣΔ Modulator for Ultra-Wideband Applications

Conference Paper (2018)
Author(s)

M. Neofytou (Eindhoven University of Technology)

M. Zhou (Eindhoven University of Technology)

M. Bolatkale (NXP Semiconductors, TU Delft - Electronic Instrumentation)

Q Liu (Eindhoven University of Technology)

C. Zhang (Eindhoven University of Technology)

G. Radulov (Eindhoven University of Technology)

Peter Baltus (Eindhoven University of Technology)

L. Breems (Eindhoven University of Technology, NXP Semiconductors)

Research Group
Electronic Instrumentation
DOI related publication
https://doi.org/10.1109/ISCAS.2018.8351046
More Info
expand_more
Publication Year
2018
Language
English
Research Group
Electronic Instrumentation
ISBN (electronic)
9781538648810

Abstract

This paper proposes an architecture design approach for a wideband continuous-time (CT) ΣΔ modulator with ultra-low oversampling ratio (OSR). The ultra-low OSR is beneficial in terms of power consumption for both the clock distribution network and the subsequent decimation filter. In this work, three signal feedforward paths and an additional feedback path are used to reduce the power consumption. Extensive system-level simulations demonstrate the effectiveness of the proposed solutions. Furthermore, this work verifies the proposed methods by transistor-level design and simulations of a 2 GHz 4th-order CT ΣΔ modulator achieving an SNDR of 46 dB in a signal band of 250 MHz while consuming only 1.91 mW of power in 40 nm CMOS. The proposed solutions enable CT ΣΔ modulators for low power ultra-wideband (UWB) applications.

No files available

Metadata only record. There are no files for this record.