An Industrial Case Study of Low Cost Adaptive Voltage Scaling Using Delay Test Patterns

Conference Paper (2018)
Author(s)

Mahroo Zandrahimi (TU Delft - Computer Engineering)

Philippe Debaud (STMicroelectronics)

Armand Castillejo (STMicroelectronics)

Zaid Al-Ars (TU Delft - Computer Engineering)

Research Group
Computer Engineering
DOI related publication
https://doi.org/10.23919/DATE.2018.8342155
More Info
expand_more
Publication Year
2018
Language
English
Research Group
Computer Engineering
Pages (from-to)
999-1000
ISBN (electronic)
978-3-9819263-0-9

Abstract

In deep sub-micron technologies, the increasing effect of process and environmental variations has lead chip manufacturers to use adaptive voltage scaling techniques in order to adapt operation parameters exclusively to each chip. The increasing effect of process variation is limiting the effectiveness of current chip monitoring approaches, such as on-chip performance monitor boxes (PMBs), which results in yield loss and high design margins, thus high power consumption. This paper proposes an alternative solution for adaptive voltage scaling using delay test patterns, which is able to eliminate the need for PMBs, and thus the long expensive characterization phase of tuning PMBs to each design, while improving the yield as well as power optimization. Results show, using an industrial grade 28nm FD-SOI library developed for low power devices, that delay testing for performance prediction reduces the inaccuracy down to 1.85%

No files available

Metadata only record. There are no files for this record.