Searched for: contributor%3A%22Staszewski%2C+R.B.+%28mentor%29%22
(1 - 9 of 9)
document
Purushothaman, V.K. (author)
This dissertation presents an ultra-low power (ULP) phase-domain RX architecture for the Bluetooth Low Energy (BLE) applications. By 2020, there will be up to 10 to 100 billion wireless sensor devices connected to internet-of-things (IoT)[1]. With the increasing demand on prolonging the battery lifetime, the power consumption of the RF...
master thesis 2016
document
Gao, Y. (author)
This thesis deals with the design of a duty-cycled, fractional-N and low-noise Phase Locked Loop (PLL) used for Ultra-Wideband applications in 40 nm process. This is the first-ever Duty-Cycled PLL (DCPLL) that is designed with an LC oscillator and brings down the noise record for DCPLLs by more than 1 order of magnitude. Due to the special...
master thesis 2014
document
Wu, L. (author)
In recent years, wireless personal area network (WPAN) applications have triggered the needs for low-cost and low-power PLLs which also provide good performance. All-digital phased-locked loops (ADPLLs) are preferred over their analog counterparts in nanoscale CMOS technology due to their flexibility, configurability, small area and easy...
master thesis 2014
document
Wang, B. (author)
master thesis 2014
document
Vlachogiannakis, G. (author)
Despite their high degree of reconfigurability and friendliness to technology scaling, traditional ADPLL-based frequency synthesizers tend to come at the price of increased power consumption at their feedback path, compared to charge-pump based solutions. The main power consumption bottleneck is the TDC that operates at the high output frequency...
master thesis 2013
document
Chillara, V.K. (author)
RF PLLs for frequency synthesis and modulation consume a significant share of the total transceiver power, making sub-mW PLLs key to realize ulp WPAN radios. Compared to analog PLLs, all-digital phase-locked loops (ADPLLs) are preferred in nanoscale CMOS, as they offer benefits of smaller area, programmability, capability of extensive self...
master thesis 2013
document
Mehrpoo, M. (author)
The staggering advances in mobile phone industry and wireless technologies have led to abundance of wireless and cellular standards over the past few years. Most of the emerging radio standards (such as 4G LTE and WiMax) require flexible RF transceivers capable of handling various bandwidths and modulation scheme. Meanwhile, the demand by...
master thesis 2012
document
Tavakol, A. (author)
This document describes the design and implementation of a digitally controlled oscillator for WiMAX application in 40 nm. This system contains two main blocks of an LC oscillator with a digitally controlled capacitor bank and a frequency-dividing chain containing frequency dividers with different division ratios and a frequency doubler to cover...
master thesis 2012
document
Jiang, W. (author)
The frequency synthesizer, which functions as a local oscillator, is a critical block in the transceiver. It needs to meet very stringent specifications and consume as less power as possible. Design of a traditional charge-pump PLL as the frequency synthesizer in the advanced CMOS technologies in the transceiver of advanced communication systems...
master thesis 2011
Searched for: contributor%3A%22Staszewski%2C+R.B.+%28mentor%29%22
(1 - 9 of 9)