Fan-out enabled spin wave majority gate

Journal Article (2020)
Author(s)

Abdulqader Mahmoud (TU Delft - Computer Engineering)

Frederic Vanderveken (IMEC)

Christoph Adelmann (IMEC)

F. Ciubotaru (IMEC)

Said Hamdioui (TU Delft - Quantum & Computer Engineering)

SD Cotofana (TU Delft - Computer Engineering)

Research Group
Computer Engineering
Copyright
© 2020 A.N.N. Mahmoud, Frederic Vanderveken, Christoph Adelmann, Florin Ciubotaru, S. Hamdioui, S.D. Cotofana
DOI related publication
https://doi.org/10.1063/1.5134690
More Info
expand_more
Publication Year
2020
Language
English
Copyright
© 2020 A.N.N. Mahmoud, Frederic Vanderveken, Christoph Adelmann, Florin Ciubotaru, S. Hamdioui, S.D. Cotofana
Research Group
Computer Engineering
Issue number
3
Volume number
10
Pages (from-to)
035119-1 - 035119-6
Reuse Rights

Other than for strictly personal use, it is not permitted to download, forward or distribute the text or part of it, without the consent of the author(s) and/or copyright holder(s), unless the work is under an open content license such as Creative Commons.

Abstract

By its very nature, Spin Wave (SW) interference provides intrinsic support for Majority logic function evaluation. Due to this and the fact that the 3-input Majority (MAJ3) gate and the inverter constitute a universal Boolean logic gate set, different MAJ3 gate implementations have been proposed. However, they cannot be directly utilized for the construction of larger SW logic circuits as they lack a key cascading mechanism, i.e., fanout capability. In this paper, we introduce a novel ladder-shaped SW MAJ3 gate design able to provide a maximum fanout of 2 (FO2). The proper gate functionality is validated by means of micromagnetic simulations, which also demonstrate that the amplitude mismatch between the two outputs is negligible, proving that an FO2 is properly achieved. Additionally, we evaluate the gate area and compare it with SW state-of-the-art and 15 nm CMOS counterparts working under the same conditions. Our results indicate that the proposed structure requires a 12× less area than the 15 nm CMOS MAJ3 gate and that at the gate level, the fanout capability results in 16% area savings, when compared to the state-of-the-art SW majority gate counterparts.