A 1.8 V 3.2 /spl mu/W comparator for use in a CMOS imager column-level single-slope ADC

Conference Paper (2005)
Author(s)

MF Snoeij (TU Delft - Electronic Instrumentation)

A.J.P.A.M. Theuwissen (TU Delft - Electronic Instrumentation)

JH Huijsing (TU Delft - Electronic Instrumentation)

Research Group
Electronic Instrumentation
DOI related publication
https://doi.org/10.1109/ISCAS.2005.1466047
More Info
expand_more
Publication Year
2005
Language
English
Research Group
Electronic Instrumentation
Pages (from-to)
6162-6165

Abstract

In this paper, a 1.8 V 3.2 /spl mu/W comparator is presented. It features a hybrid offset compensation scheme and achieves over 60 dB gain with an input offset below 150 /spl mu/V. The comparator is designed in a 0.18 /spl mu/m CMOS process and is specifically designed to be used as the key component of a column-level single-slope ADC of a CMOS imager. This ADC architecture is attractive because of its low noise, but so far this has come at the price of a relatively high power consumption. Using this comparator design, the power consumption of column-level single-slope ADC can be reduced significantly.

No files available

Metadata only record. There are no files for this record.