Exploring an On-Chip Sensor to Detect Unique Faults in RRAMs

Conference Paper (2022)
Author(s)

Thiago Copetti (RWTH Aachen University)

M. Nilovic (RWTH Aachen University)

M. Fieback (TU Delft - Quantum & Computer Engineering)

T. Gemmeke (RWTH Aachen University)

S. Hamdioui (TU Delft - Quantum & Computer Engineering)

Leticia Bolzani Bolzani Poehls (RWTH Aachen University)

Department
Quantum & Computer Engineering
Copyright
© 2022 T.S. Copetti, M. Nilovic, M. Fieback, T. Gemmeke, S. Hamdioui, L.M. Bolzani Poehls
DOI related publication
https://doi.org/10.1109/LATS57337.2022.9936991
More Info
expand_more
Publication Year
2022
Language
English
Copyright
© 2022 T.S. Copetti, M. Nilovic, M. Fieback, T. Gemmeke, S. Hamdioui, L.M. Bolzani Poehls
Department
Quantum & Computer Engineering
Pages (from-to)
1-6
ISBN (print)
978-1-6654-5708-8
ISBN (electronic)
978-1-6654-5707-1
Reuse Rights

Other than for strictly personal use, it is not permitted to download, forward or distribute the text or part of it, without the consent of the author(s) and/or copyright holder(s), unless the work is under an open content license such as Creative Commons.

Abstract

Memristive devices have become promising candidates to complement and/or replace the CMOS technology, due to their CMOS manufacturing process compatibility, zero standby power consumption, high scalability, as well as their capability to implement high-density memories and new computing paradigms. Despite these advantages, memristive devices are also susceptible to manufacturing defects that may cause different faulty behaviors not observed in CMOS technology, significantly increasing the manufacturing test complexity. This work proposes a Design-for-Testability (DfT) strategy based on the introduction of a on-chip sensor that measures the current consumption of Resistive Random Access Memories (RRAMs) cells to provide the detection of unique faults. The new On-Chip Sensor (ON_CS) was validated using a case study 3×3 RRAM cell array with peripheral circuitry implemented based on a 130 nm Predictive Technology Model (PTM) library. Experimental results show that the proposed DfT strategy is able to detect not only traditional faults, but also unique faults that can affect RRAM cells. Finally, this paper proposes an DfT strategy that can detect unique faults with an unique operation and can be used during the normal operation of a RRAM.

Files

Exploring_an_On_Chip_Sensor_to... (pdf)
(pdf | 0.786 Mb)
- Embargo expired in 01-07-2023
License info not available