High-Performance Back-Illuminated Three-Dimensional Stacked Single-Photon Avalanche Diode Implemented in 45-nm CMOS Technology

Journal Article (2018)
Author(s)

Myung Jae Lee (École Polytechnique Fédérale de Lausanne, TU Delft - (OLD)Applied Quantum Architectures)

Augusto Ronchini Ximenes (TU Delft - (OLD)Applied Quantum Architectures)

Preethi Padmanabhan (École Polytechnique Fédérale de Lausanne, TU Delft - (OLD)Applied Quantum Architectures)

Tzu Jui Wang (Taiwan Semiconductor Manufacturing Company (TSMC))

Kuo Chin Huang (Taiwan Semiconductor Manufacturing Company (TSMC))

Yuichiro Yamashita (Taiwan Semiconductor Manufacturing Company (TSMC))

Dun Nian Yaung (Taiwan Semiconductor Manufacturing Company (TSMC))

Edoardo Charbon (École Polytechnique Fédérale de Lausanne, Kavli institute of nanoscience Delft)

Research Group
(OLD)Applied Quantum Architectures
DOI related publication
https://doi.org/10.1109/JSTQE.2018.2827669
More Info
expand_more
Publication Year
2018
Language
English
Research Group
(OLD)Applied Quantum Architectures
Issue number
6
Volume number
24
Pages (from-to)
1-9
Reuse Rights

Other than for strictly personal use, it is not permitted to download, forward or distribute the text or part of it, without the consent of the author(s) and/or copyright holder(s), unless the work is under an open content license such as Creative Commons.

Abstract

We present a high-performance back-illuminated three-dimensional stacked single-photon avalanche diode (SPAD), which is implemented in 45-nm CMOS technology for the first time. The SPAD is based on a P+/Deep N-well junction with a circular shape, for which N-well is intentionally excluded to achieve a wide depletion region, thus enabling lower tunneling noise and better timing jitter as well as a higher photon detection efficiency and a wider spectrum. In order to prevent premature edge breakdown, a P-type guard ring is formed at the edge of the junction, and it is optimized to achieve a wider photon-sensitive area. In addition, metal-1 is used as a light reflector to improve the detection efficiency further in backside illumination. With the optimized 3-D stacked 45-nm CMOS technology for back-illuminated image sensors, the proposed SPAD achieves a dark count rate of 55.4 cps/μm2 and a photon detection probability of 31.8% at 600 nm and over 5% in the 420-920 nm wavelength range. The jitter is 107.7 ps full width at half-maximum with negligible exponential diffusion tail at 2.5 V excess bias voltage at room temperature. To the best of our knowledge, these are the best results ever reported for any back-illuminated 3-D stacked SPAD technologies.