A 121.7-dB DR and -109.0-dB THD+N Filterless Digital-Input Class-D Amplifier With an HV IDAC Using Tri-Level Unit Cells

Journal Article (2024)
Author(s)

H. Zhang (TU Delft - Electronic Components, Technology and Materials)

M. Zhang (TU Delft - Electronic Instrumentation)

Mengying Chen (Student TU Delft)

Arthur Admiraal (Student TU Delft)

M.Z. Zhang (TU Delft - Electronic Components, Technology and Materials)

M. Berkhout (TU Delft - Electronic Instrumentation, Goodix Technologies)

Q Fan (TU Delft - Electronic Components, Technology and Materials)

Research Group
Electronic Components, Technology and Materials
DOI related publication
https://doi.org/10.1109/JSSC.2024.3432832
More Info
expand_more
Publication Year
2024
Language
English
Research Group
Electronic Components, Technology and Materials
Bibliographical Note
Green Open Access added to TU Delft Institutional Repository ‘You share, we take care!’ – Taverne project https://www.openaccess.nl/en/you-share-we-take-care Otherwise as indicated in the copyright section: the publisher is the copyright holder of this work and the author uses the Dutch legislation to make this work public. @en
Issue number
12
Volume number
59
Pages (from-to)
4034-4044
Reuse Rights

Other than for strictly personal use, it is not permitted to download, forward or distribute the text or part of it, without the consent of the author(s) and/or copyright holder(s), unless the work is under an open content license such as Creative Commons.

Abstract

The dynamic range (DR) of digital-input closed-loop class-D amplifiers (CDAs) is typically limited by the noise introduced by their resistive DAC (RDAC) or current-steering DAC (IDAC). It could be improved by using tri-level cells in the IDAC, but this has not yet been realized in high-voltage (HV) CDAs due to the large difference in the common-mode levels between the DAC and the CDA. This article describes an HV CDA directly driven by an HV IDAC. By using the same output common mode for the digital-to-analog converter (DAC) and CDA, the noise penalty associated with shifting the common mode is avoided. To address the distortion due to mismatch and intersymbol interference (ISI) in the IDAC, a transition-rate-balanced bidirectional real-time dynamic element matching (RTDEM) technique is also introduced. Fabricated in a 180-nm BCD process, the CDA prototype achieves a DR of 121.7 dB and a peak THD+N of -104.0 and -109.0 dB for 1- and 6-kHz inputs, respectively. It can deliver a maximum of 14 W into an 8-Ω load with a power efficiency of 90%.

Files

A_121.7-dB_DR_and_-109.0-dB_TH... (pdf)
(pdf | 12.6 Mb)
- Embargo expired in 24-02-2025
License info not available