A Thin and Low-Inductance 1200 V SiC MOSFET Fan-Out Panel-Level Packaging With Thermal Cycling Reliability Evaluation

Journal Article (2023)
Authors

Wei Chen (Fudan University)

Jing Jiang (Fudan University)

Abdulmelik H. Meda (The Hong Kong Polytechnic University)

Mesfin S. Ibrahim (Ctr. for Adv. Research in Photonics)

Guo Qi Zhang (TU Delft - Electronic Components, Technology and Materials)

Jiajie Fan (Fudan University)

Research Group
Electronic Components, Technology and Materials
Copyright
© 2023 Wei Chen, Jing Jiang, Abdulmelik H. Meda, Mesfin S. Ibrahim, Kouchi Zhang, J. Fan
To reference this document use:
https://doi.org/10.1109/TED.2023.3263150
More Info
expand_more
Publication Year
2023
Language
English
Copyright
© 2023 Wei Chen, Jing Jiang, Abdulmelik H. Meda, Mesfin S. Ibrahim, Kouchi Zhang, J. Fan
Research Group
Electronic Components, Technology and Materials
Bibliographical Note
Green Open Access added to TU Delft Institutional Repository ‘You share, we take care!’ – Taverne project https://www.openaccess.nl/en/you-share-we-take-care Otherwise as indicated in the copyright section: the publisher is the copyright holder of this work and the author uses the Dutch legislation to make this work public. @en
Issue number
5
Volume number
70
Pages (from-to)
2268-2275
DOI:
https://doi.org/10.1109/TED.2023.3263150
Reuse Rights

Other than for strictly personal use, it is not permitted to download, forward or distribute the text or part of it, without the consent of the author(s) and/or copyright holder(s), unless the work is under an open content license such as Creative Commons.

Abstract

SiC MOSFET is mainly characterized by the higher electric breakdown field, higher thermal conductivity, and lower switching loss enabling high breakdown voltage, high-temperature operation, and high switching frequency. However, their performances are considerably limited by the high parasitic inductance and poor heat dissipation capabilities associated with existing wire-bonding packaging methods. To address this challenge, a 1200 V/136 A fan-out panel-level packaging (FOPLP) SiC MOSFET with a size of $8\times {8} \times {0}.{75}$ mm was proposed. The electrical parameters of the devices were characterized experimentally. Both the static and dynamic parameters of the package matched the bare die values, which confirmed the functioning of the proposed packaging method for SiC MOSFET. The package parasitic inductance, thermal resistance, and soldering stress were analyzed through simulations. The reliability of the packages was evaluated by performing the thermal cycling test. The experimental results revealed that: 1) SiC MOSFET FOPLP had 0.36 nH drain-source parasitic inductance at 100 kHz, a 96% reduction compared with a conventional wire-bonded package; 2) double-sided cooling enabled the packages to exhibit a thermal resistance as low as 0.55 °C/W; and 3) after 2000 thermal cycling cycles, drain-source ON-state resistance [RDS(on)] increased by less than 2%, which revealed the higher reliability of the package under thermal cycling.

Files

A_Thin_and_Low_Inductance_1200... (pdf)
(pdf | 2.55 Mb)
- Embargo expired in 16-10-2023
License info not available