Ionizing radiation modeling in DRAM transistors

Conference Paper (2018)
Author(s)

M. Fieback (TU Delft - Computer Engineering)

Mottaqiallah Taouil (TU Delft - Computer Engineering)

S. Hamdioui (TU Delft - Computer Engineering)

Marco Rovatti (European Space Agency (ESA))

Research Group
Computer Engineering
DOI related publication
https://doi.org/10.1109/LATW.2018.8349678
More Info
expand_more
Publication Year
2018
Language
English
Research Group
Computer Engineering
Volume number
2018-January
Pages (from-to)
1-6
ISBN (electronic)
978-1-5386-1472-3

Abstract

Electronics in space suffer from increased wear-out due to the accumulation of high concentrations of ionizing dose. The costs of a space mission in combination with the harsh space environment force space agencies to demand electronic components with extreme high reliability to guarantee mission success. One of the main reliability concerns for DRAM is the retention time degradation due to radiation, as radiation increases the Gate Induced Drain Leakage (GIDL). In this work we present a methodology to develop a Spice-based radiation model that could be used to simulate this retention time degradation. The model estimates the GIDL based on existing silicon measurements of the retention time and gives designers the opportunity to measure the impact of radiation during the design stage. Simulation results show a strong retention time degradation for small Total Ionizing Dose (TID) while this stabilizes with larger TID. The application of the model with space radiation environment data shows that the damage that spacecrafts suffer depends strongly on altitude and aging time.

No files available

Metadata only record. There are no files for this record.