Low Temperature Sapphire to Silicon Flip Chip Interconnects by Copper Nanoparticle Sintering

Conference Paper (2022)
Author(s)

Xinrui Ji (TU Delft - Electronic Components, Technology and Materials)

H.W. Van van Zeijl (TU Delft - Electronic Components, Technology and Materials)

Joost Romijn (TU Delft - Microelectronics)

Joost van Ginkel (TU Delft - Electronic Components, Technology and Materials)

Xu Liu (TU Delft - Electronic Components, Technology and Materials)

Guo Qi Z Zhang (TU Delft - Electronic Components, Technology and Materials)

Research Group
Electronic Components, Technology and Materials
Copyright
© 2022 X. Ji, H.W. van Zeijl, J. Romijn, H.J. van Ginkel, X. Liu, Kouchi Zhang
DOI related publication
https://doi.org/10.1109/ESTC55720.2022.9939417
More Info
expand_more
Publication Year
2022
Language
English
Copyright
© 2022 X. Ji, H.W. van Zeijl, J. Romijn, H.J. van Ginkel, X. Liu, Kouchi Zhang
Research Group
Electronic Components, Technology and Materials
Bibliographical Note
Green Open Access added to TU Delft Institutional Repository 'You share, we take care!' - Taverne project https://www.openaccess.nl/en/you-share-we-take-care Otherwise as indicated in the copyright section: the publisher is the copyright holder of this work and the author uses the Dutch legislation to make this work public. @en
Pages (from-to)
368-372
ISBN (print)
978-1-6654-8948-5
ISBN (electronic)
978-1-6654-8947-8
Reuse Rights

Other than for strictly personal use, it is not permitted to download, forward or distribute the text or part of it, without the consent of the author(s) and/or copyright holder(s), unless the work is under an open content license such as Creative Commons.

Abstract

The continuous trend to integrate more multi-functions in a package often involves, Heterogeneous Integration of multi-functional blocks in some kind of 3D stacking. The conventional flip chip for die-on-substrate technology applies solder for integration. However, solder joint integration has the disadvantages of restricting height, reflow issues and re-melting at high operating temperatures. Nanometallic particle sintering offers a potential solution for these solder related issues. Nanometallic particle sintering occurs at low temperature and does not reflow and melt at higher temperatures. Hence, it can be applied for quite precise alignment and integration technologies, such as photonic components on silicon for harsh environment applications. In order to test this concept, we use sapphire and Si wafers with different mechanical properties, which can lead to the coefficient of thermal expansion mismatch. The sapphire chip can operate at a higher temperature applied for ultraviolet photonics application. This report describes a novel approach using copper nanoparticles paste patterned through photolithographic stencil printing. The photoresist acts as the stencil mask, and a photoresist lift-off process is applied to strip the photoresist stencil. This process has the advantages of lithographic form factor and precision and provides a chip to chip interconnect with a standard height of 20 µm.

Files

Low_Temperature_Sapphire_to_Si... (pdf)
(pdf | 4.67 Mb)
- Embargo expired in 01-07-2023
License info not available